MIPI D-PHY Bandwidth Matrix Table
User Guide
© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
20
FPGA-UG-02041-1.1
7.1.3.
ECP5/ECP5-5G
Maximum MIPI compliance data rate calculation for ECP5/ECP-5G:
Max (0.321, 0.321) = 0.15 x UI
UI = 0.321/0.15 = 2.14 ns
Max Data Rate = 1/UI = 1/2.14 = 467 Mbps (at 0.15 UI)
Setup Time
Hold Time
0.321
0.321
ECP5/ECP5-5G Data Sheet Rev. 1.9 at 800 Mbps
Generic DDRX2 Inputs with Clock and Data Centered at Pin (GDDRX2_RX.ECLK.Centered) Using PCLK Clock Input, Left and Right Sides Only
t
SU_GDDRX2_CENTERED
Data Setup before CLK Input
t
HD_GDDRX2_CENTERED
f
DATA_GDDRX2_CENTERED
GDDRX2 Data Rate
f
MAX_GDDRX2_CENTERED
GDDRX2 CLK Frequency (ECLK)
0.321
0.321
800
400
—
—
—
—
0.403
0.403
700
350
—
—
—
—
0.471
0.471
624
312
—
—
—
—
Mb/s
MHz
ns
ns
Data Hold after CLK Input
All Devices
All Devices
All Devices
All Devices
Figure 7.3. ECP5/ECP5-5G Maximum Data Rate