MIPI D-PHY Bandwidth Matrix Table
User Guide
© 2015-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
FPGA-UG-02041-1.1
11
Lattice FPGA
50 Ω
LVDS25E
LVCMOS12
LVCMOS12
CLOCK_P
CLOCK_N
DATA3_P
DATA3_N
DPHY TX
Module
iD
D
R
x4
I/
O
C
o
n
tr
o
lle
r
LVDS25E
LVCMOS12
LVCMOS12
LVCMOS12
LVCMOS12
330 Ω
DATA0_P
DATA0_N
MIPI DPHY
RX Device
LVDS25E
330 Ω
50 Ω
50 Ω
330 Ω
330 Ω
50 Ω
50 Ω
330 Ω
330 Ω
50 Ω
Figure 3.3. Unidirectional Transmit HS Mode and Bidirectional LP Mode Interface Implementation