THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FILRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFATURES SPECFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
B-MA0
A-TMDML
A-TMWEB
B-TMDQU6
A-MDQL2
A-MDQU4
B-TMDQL3
A-MDQSLB
B-TMDQU6
B-TMA7
A-TMCKE
A-TMCKB
B-MDMU
C1236
0.1uF
A-MDQSLB
A-MA10
A-TMA10
B-TMCKB
A-TMA3
B-TMDQSUB
B-TMWEB
B-TMA3
A-TMODT
A-TMDQU0
A-TMDQSU
B-TMDQL6
B-TMCKE
A-TMBA1
B-MODT
B-MDQU2
B-MVREFDQ
B-MDQL0
B-TMA5
B-TMCASB
B-TMBA1
VCC_1.5V_DDR
A-MBA0
A-TMDQU6
A-MDQU2
A-MDQL7
B-MDQSLB
A-MVREFCA
B-MA9
B-MA2
A-MDQL3
A-MODT
B-MDQL4
A-TMDQU0
B-TMA13
A-MCKB
A-TMDQL7
B-TMDQU2
B-MRASB
B-TMDQU4
B-MDQU6
A-TMDQU3
B-MA7
B-MDQU7
B-TMDQL4
A-TMA2
A-MDQL0
B-TMODT
A-MDQSU
L1201
A-MBA1
B-MDQU6
A-TMODT
B-MWEB
B-MDQL6
A-MCKE
A-TMDQL1
A-TMA12
A-MDQL1
C1231
0.1uF
B-MVREFCA
A-TMRASB
B-MDQL1
A-TMDQL7
A-TMDQL6
A-MDQU7
A-MDQU6
C1227
0.1uF
A-MDQL3
B-MCASB
A-MDQU3
B-TMA10
B-TMA11
+1.5V_DDR
A-TMCK
A-MDQL4
B-MA5
B-TMODT
B-TMA12
A-MCK
C1239
0.1uF
A-TMA2
A-MA9
C1221
0.1uF
B-MDQL2
A-TMDQL0
B-TMDQU7
A-MCASB
B-TMDQU3
B-TMA1
A-MDQL6
B-MA8
B-MA3
A-TMCK
B-MDQU1
C1238
0.1uF
C1244
0.1uF
B-MA12
A-TMRASB
A-MA3
A-TMRESETB
B-TMRASB
A-MA5
A-TMDQL4
C1226
0.1uF
16V
A-MVREFDQ
C1202
1000pF
B-MDQL4
C1230
0.1uF
A-MA11
C1235
0.1uF
R1202
1K
1%
A-TMCASB
A-MA2
B-TMA7
R1224
1K
1%
A-MCK
B-MCK
B-MDQU5
A-MDQU5
A-TMDQU2
B-TMCASB
B-TMA4
B-TMDQL0
C1219
0.1uF
B-TMDQL7
C1201
0.1uF
B-TMDQL4
B-TMDQL2
B-MODT
C1206
0.1uF
B-TMCK
B-TMDQU1
B-TMDQL2
C1224
0.1uF
A-MDQU6
R1228
1K
1%
B-TMDQU0
C1232
0.1uF
B-MDQU7
A-MA9
A-TMA0
A-MDQL1
B-TMDQL5
R1203
240
1%
B-TMA6
C1242
0.1uF
B-MA9
B-TMDQL1
A-TMA4
B-TMA12
A-MODT
B-TMDML
B-MDQSUB
B-TMA3
B-MVREFCA
B-MA5
A-MDQSL
A-MA1
B-TMDMU
A-TMDQSL
B-MBA0
C1203
0.1uF
C1237
0.1uF
B-MA12
VCC_1.5V_DDR
A-TMDQL1
A-MA11
B-MCKE
B-MDQSU
B-MDQL7
B-MA4
B-MA4
R1227
1K
1%
A-TMDQSLB
A-MDQU1
B-MDQU5
A-TMCKB
A-TMA6
A-MA6
C1223
0.1uF
VCC_1.5V_DDR
A-TMA8
C1248
0.1uF
B-TMA4
B-MDQL2
A-TMRESETB
C1247
1000pF
B-MDQU2
A-TMDMU
B-TMA9
B-MDQU0
B-TMRESETB
B-TMDQU2
A-TMDMU
B-MA13
C1241
0.1uF
A-MA0
B-TMA8
A-TMDQL5
A-TMDQU6
A-MA4
A-TMDQL3
A-MDML
B-MDQL3
B-MDQU3
B-TMBA0
VCC_1.5V_DDR
R1204
1K
1%
A-MRESETB
A-MWEB
A-TMDQU1
B-MA0
A-TMA13
A-MBA2
A-TMDQSUB
A-TMDQL5
VCC_1.5V_DDR
A-TMBA1
VCC_1.5V_DDR
B-TMDQL6
B-MDQL7
B-TMA10
B-MRESETB
C1214
0.1uF
R1205
1K
1%
A-MA6
B-MA2
B-TMA13
A-TMBA2
C1228
0.1uF
C1208
0.1uF
C1245
0.1uF
A-MRASB
C1210
0.1uF
A-MDQL5
B-MWEB
C1218
0.1uF
A-TMCKE
A-MDQL4
C1229
0.1uF
B-MDQL1
C1233
0.1uF
A-MDQL6
B-TMA11
B-TMDQSU
A-MA3
A-TMDQSL
A-TMDQSLB
R1226
240
1%
A-MA7
B-MA8
A-TMDQL6
A-TMBA0
A-MDQSU
A-MA13
A-MDQSUB
B-MA1
C1250
0.1uF
A-TMA10
B-TMDQU1
B-TMWEB
B-MDQU3
B-TMRESETB
A-MA13
B-TMDML
B-MCKE
B-TMA0
A-MA8
A-MCKB
A-TMDQL3
A-TMA5
A-TMDQU4
A-MA7
B-TMDQSU
A-TMDQSUB
B-MDML
A-MBA2
B-TMDQU4
B-TMA5
A-MDQL2
B-TMDQU0
A-MVREFCA
C1204
1000pF
A-MBA0
C1215
0.1uF
A-MA8
B-MRESETB
B-TMDQSLB
B-TMDQSL
A-MRASB
B-TMA0
B-MBA1
A-TMDQU7
A-MA1
B-MDQU0
A-MDQU0
B-MRASB
B-TMA1
B-TMBA2
A-TMDQL2
A-TMDQU2
A-MRESETB
A-TMDQL2
A-MDQL0
A-TMDML
B-MDQL5
B-TMA8
B-MBA1
A-TMA13
B-MDQSL
B-MDQL3
A-MDQL7
A-TMDQSU
C1212
0.1uF
A-TMA5
A-TMDQU4
B-MDQL0
A-MWEB
B-TMA9
A-TMA0
B-MA10
A-MA12
A-MCKE
B-TMDQSL
A-TMA4
B-TMDQSLB
B-MDQU4
R1225
1K
1%
B-TMDQL1
C1249
1000pF
B-MBA2
B-TMBA1
B-MDQU1
A-MA0
B-MA10
A-MVREFDQ
B-TMDQU7
B-MDQSUB
C1243
0.1uF
A-MDQU2
B-MA13
C1211
0.1uF
A-TMA1
A-MBA1
A-MCASB
B-TMDQL0
B-MDQSL
A-TMA8
B-TMDQL7
A-MDQU3
A-MA5
B-MVREFDQ
B-MA1
B-MDML
B-MDQSU
B-MA6
B-MDMU
B-MCKB
A-MDMU
B-TMDQU5
A-TMDQL0
B-MCK
B-MCASB
A-TMDQU7
A-TMCASB
VCC_1.5V_DDR
A-MA4
VCC_1.5V_DDR
A-MDQU4
B-TMDMU
A-TMA6
A-TMA12
B-TMCK
R1201
1K
1%
B-TMBA2
C1216
0.1uF
C1220
0.1uF
A-MDML
B-TMBA0
VCC_1.5V_DDR
A-MDMU
B-MDQL6
A-MDQU1
B-MBA0
B-TMDQU3
A-TMDQL4
A-MA10
B-TMRASB
B-MCKB
B-MA11
B-MDQU4
A-TMA11
A-TMWEB
A-TMDQU3
B-MA11
B-MBA2
B-TMCKE
B-MDQL5
B-TMDQSUB
A-TMA7
A-TMA9
B-TMA6
B-TMDQL5
B-MA6
A-TMA9
B-MA7
B-MA3
C1222
0.1uF
A-TMA1
A-TMA11
A-MA2
B-TMDQU5
C1217
0.1uF
A-MDQL5
A-TMBA0
C1213
0.1uF
C1207
0.1uF
A-TMDQU1
A-TMDQU5
A-TMDQU5
A-TMBA2
B-TMA2
A-TMA3
C1234
0.1uF
A-MA12
A-MDQU0
B-TMA2
B-MDQSLB
B-TMCKB
A-MDQSUB
A-MDQSL
B-TMDQL3
A-TMA7
A-MDQU7
A-MDQU5
C1205
10uF
C1225
10uF
10V
C1246
10uF
VCC_1.5V_DDR
R1231
10K
VCC_1.5V_DDR
R1232
10K
R1223
10
R1217
10
R1216
10
R1211
10
R1213
10
R1222
10
R1215
10
R1220
10
R1218
10
R1221
10
R1210
10
R1206
10
R1214
10
R1208
10
R1207
10
R1209
10
R1219
10
R1212
10
AR1218
10
AR1215
10
AR1208
10
AR1219
10
AR1216
10
AR1214
10
AR1211
10
AR1220
10
AR1201
10
AR1202
10
AR1217
10
AR1204
10
AR1207
10
AR1210
10
AR1213
10
AR1209
10
AR1203
10
AR1205
10
AR1212
10
AR1206
10
R1234
10K
B-MCKE
A-MCKE
R1233
10K
H5TQ1G63BFR-H9C
IC1202
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
A15
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
H5TQ1G63BFR-H9C
IC1201
A0
N3
A1
P7
A2
P3
A3
N2
A4
P8
A5
P2
A6
R8
A7
R2
A8
T8
A9
R3
A10/AP
L7
A11
R7
A12/BC
N7
A13
T3
A15
M7
BA0
M2
BA1
N8
BA2
M3
CK
J7
CK
K7
CKE
K9
CS
L2
ODT
K1
RAS
J3
CAS
K3
WE
L3
RESET
T2
DQSL
F3
DQSL
G3
DQSU
C7
DQSU
B7
DML
E7
DMU
D3
DQL0
E3
DQL1
F7
DQL2
F2
DQL3
F8
DQL4
H3
DQL5
H8
DQL6
G2
DQL7
H7
DQU0
D7
DQU1
C3
DQU2
C8
DQU3
C2
DQU4
A7
DQU5
A2
DQU6
B8
DQU7
A3
VREFCA
M8
VREFDQ
H1
ZQ
L8
VDD_1
B2
VDD_2
D9
VDD_3
G7
VDD_4
K2
VDD_5
K8
VDD_6
N1
VDD_7
N9
VDD_8
R1
VDD_9
R9
VDDQ_1
A1
VDDQ_2
A8
VDDQ_3
C1
VDDQ_4
C9
VDDQ_5
D2
VDDQ_6
E9
VDDQ_7
F1
VDDQ_8
H2
VDDQ_9
H9
NC_1
J1
NC_2
J9
NC_3
L1
NC_4
L9
NC_6
T7
VSS_1
A9
VSS_2
B3
VSS_3
E1
VSS_4
G8
VSS_5
J2
VSS_6
J8
VSS_7
M1
VSS_8
M9
VSS_9
P1
VSS_10
P9
VSS_11
T1
VSS_12
T9
VSSQ_1
B1
VSSQ_2
B9
VSSQ_3
D1
VSSQ_4
D8
VSSQ_5
E2
VSSQ_6
E8
VSSQ_7
F9
VSSQ_8
G1
VSSQ_9
G9
R1235
56
1%
R1236
56
1%
C1209
0.01uF
25V
R1237
56
1%
R1238
56
1%
C1240
0.01uF
25V
LGE107D (S7M Divx_Non RM)
IC101
S7M_DIVX
A_DDR3_A0/DDR2_A13
B8
A_DDR3_A1/DDR2_A8
B9
A_DDR3_A2/DDR2_A9
A8
A_DDR3_A3/DDR2_A1
C21
A_DDR3_A4/DDR2_A2
B10
A_DDR3_A5/DDR2_A10
A22
A_DDR3_A6/DDR2_A4
A10
A_DDR3_A7/DDR2_A3
B22
A_DDR3_A8/DDR2_A6
C9
A_DDR3_A9/DDR2_A12
C23
A_DDR3_A10/DDR2_RASZ
B11
A_DDR3_A11/DDR2_A11
A9
A_DDR3_A12/DDR2_A0
C10
A_DDR3_A13/DDR2_A7
B23
A_DDR3_BA0/DDR2_BA2
B21
A_DDR3_BA1/DDR2_CASZ
A11
A_DDR3_BA2/DDR2_A5
A23
A_DDR3_MCLK/DDR2_MCLK
A12
A_DDR3_MCLKZ/DDR2_MCLKZ
C11
A_DDR3_CKE/DDR2_DQ5
B12
A_DDR3_ODT/DDR2_ODT
C20
A_DDR3_RASZ/DDR2_WEZ
A20
A_DDR3_CASZ/DDR2_BA1
B20
A_DDR3_WEZ/DDR2_BA0
A21
A_DDR3_RESETB
C22
A_DDR3_DQSL/DDR2_DQS0
C16
A_DDR3_DQSLB/DDR2_DQSB0
B16
A_DDR3_DQSU/DDR2_DQSB1
A16
A_DDR3_DQSUB/DDR2_DQS1
C15
A_DDR3_DML//DDR2_DQ13
A14
A_DDR3_DMU/DDR2_DQ6
B18
A_DDR3_DQL0/DDR2_DQ3
C18
A_DDR3_DQL1/DDR2_DQ7
B13
A_DDR3_DQL2/DDR2_DQ1
A19
A_DDR3_DQL3/DDR2_DQ10
C13
A_DDR3_DQL4/DDR2_DQ4
C19
A_DDR3_DQL5/DDR2_DQ0
A13
A_DDR3_DQL6/DDR2_CKE
B19
A_DDR3_DQL7/DDR2_DQ2
C12
A_DDR3_DQU0/DDR2_DQ15
A15
A_DDR3_DQU1/DDR2_DQ9
A17
A_DDR3_DQU2/DDR2_DQ8
B14
A_DDR3_DQU3/DDR2_DQ11
C17
A_DDR3_DQU4/DDR2_DQM1
B15
A_DDR3_DQU5/DDR2_DQ12
A18
A_DDR3_DQU6/DDR2_DQM0
C14
A_DDR3_DQU7/DDR2_DQ14
B17
B_DDR3_A0/DDR2_A13
A25
B_DDR3_A1/DDR2_A8
B24
B_DDR3_A2/DDR2_A9
A24
B_DDR3_A3/DDR2_A1
P25
B_DDR3_A4/DDR2_A2
C24
B_DDR3_A5/DDR2_A10
P26
B_DDR3_A6/DDR2_A4
B26
B_DDR3_A7/DDR2_A3
R24
B_DDR3_A8/DDR2_A6
B25
B_DDR3_A9/DDR2_A12
T26
B_DDR3_A10/DDR2_RASZ
D24
B_DDR3_A11/DDR2_A11
A26
B_DDR3_A12/DDR2_A0
C25
B_DDR3_A13/DDR2_A7
T25
B_DDR3_BA0/DDR2_BA2
P24
B_DDR3_BA1/DDR2_CASZ
C26
B_DDR3_BA2/DDR2_A5
R26
B_DDR3_MCLK/DDR2_MCLK
D26
B_DDR3_MCLKZ/DDR2_MCLKZ
D25
B_DDR3_CKE/DDR2_DQ5
E24
B_DDR3_ODT/DDR2_ODT
N25
B_DDR3_RASZ/DDR2_WEZ
M26
B_DDR3_CASZ/DDR2_BA1
N24
B_DDR3_WEZ/DDR2_BA0
N26
B_DDR3_RESETB
R25
B_DDR3_DQSL/DDR2_DQS0
J25
B_DDR3_DQSLB/DDR2_DQSB0
J24
B_DDR3_DQSU/DDR2_DQSB1
H26
B_DDR3_DQSUB/DDR2_DQS1
H25
B_DDR3_DML/DDR2_DQ13
F26
B_DDR3_DMU/DDR2_DQ6
L24
B_DDR3_DQL0/DDR2_DQ3
L25
B_DDR3_DQL1/DDR2_DQ7
F24
B_DDR3_DQL2/DDR2_DQ1
L26
B_DDR3_DQL3/DDR2_DQ10
F25
B_DDR3_DQL4/DDR2_DQ4
M25
B_DDR3_DQL5/DDR2_DQ0
E26
B_DDR3_DQL6/DDR2_CKE
M24
B_DDR3_DQL7/DDR2_DQ2
E25
B_DDR3_DQU0/DDR2_DQ15
G26
B_DDR3_DQU1/DDR2_DQ9
J26
B_DDR3_DQU2/DDR2_DQ8
G24
B_DDR3_DQU3/DDR2_DQ11
K25
B_DDR3_DQU4/DDR2_DQM1
H24
B_DDR3_DQU5/DDR2_DQ12
K26
B_DDR3_DQU6/DDR2_DQM0
G25
B_DDR3_DQU7/DDR2_DQ14
K24
DDR3(256MB)
GP2_Saturn7M
DDR3 1.5V By CAP - Place these Caps near Memory
DDR3 1.5V By CAP - Place these Caps near Memory
CLose to DDR3
CLose to Saturn7M IC
CLose to Saturn7M IC
Close to DDR Power Pin
Close to DDR Power Pin
CLose to DDR3
Ver. 1.0
21
Copyright © 2010 LG Electronics. Inc. All rights reserved.
Only for training and service purposes
LGE Internal Use Only
Summary of Contents for 26LE3300-ZA
Page 43: ......