DS508UM1
63
State Control
nPOR
I
Power-on reset input. This signal is not deglitched. When active it
completely resets the entire system, including all the RTC registers.
Upon power-up, the signal must be held active low for a minimum of
100
µ
sec after V
DD
has settled. During normal operation, nPOR needs
to be held low for at least one clock cycle of the selected clock speed
(i.e., when running at 13 MHz, the pulse width of nPOR needs to be >
77 nsec).
Note that nURESET, RUN/CLKEN, TEST[0], TEST[1], PE[0], PE[1],
PE[2], DRIVE[0], DRIVE[1], DD[0], DD[1], DD[2], and DD[3] are all
latched on the rising edge of nPOR.
RUN/CLKEN
O
This pin is programmed to either output the RUN signal or the CLKEN
signal. The CLKENSL bit is used to configure this pin. When RUN is
selected, the pin will be high when the system is active or idle, low
while in the Standby State. When CLKEN is selected, the pin will only
be driven low when in the Standby State (For RUN, see Table 31 on
page 66).
WAKEUP
1
I
Wake up is a deglitched input signal. It must also be held high for at
least 125
µ
sec to guarantee its detection. Once detected it forces the
system into the Operating State from the Standby State. It is only
active when the system is in the Standby State. This pin is ignored
when the system is in the Idle or Operating State. It is used to wakeup
the system after first power-up, or after software has forced the system
into the Standby State. WAKEUP will be ignored for up to two seconds
after nPOR goes HIGH. Therefore, the external WAKEUP logic must
be designed to allow it to rise and stay HIGH for at least 125 usec, two
seconds after nPOR goes HIGH.
nURESET
1
I
User reset input; active low deglitched input from user reset button.
This pin is also latched upon the rising edge of nPOR and read along
with the input pins nTEST[0-1] to force the device into special test
modes. nURESET does not reset the RTC.
DAI, CODEC
or
SSI2
Interface
(See Table 30
on page 66 for
pin assign-
ment and
direction fol-
lowing multi-
plexing)
SSICLK
I/O
DAI/CODEC/SSI2 clock signal
SSITXFR
I/O
DAI/CODEC/SSI2 serial data output frame/synchronization pulse out-
put
SSITXDA
O
DAI/CODEC/SSI2 serial data output
SSIRXDA
I
DAI/CODEC/SSI2 serial data input
SSIRXFR
I/O
SSI2 serial data input frame/synchronization pulseDAI external clock
input
Function
Signal
Name
Signal
Description
Table 29. External Signal Functions
(cont.)
Summary of Contents for EP7312
Page 8: ...DS508UM1 9 Part I EP7312 User s Manual...
Page 58: ...DS508UM1 59 Part II Pin and Register Reference...
Page 122: ......