MAX32600 User’s Guide
Analog Front End
8.3 ADC
Field
Bits
Default
Access
Description
cpu_adc_strt
14
0
R/W
CPU Start for ADC Data Collection
Active high start signal; used to start the ADC’s programmed data collection sequence. Write to 1 to start data collection.
Cleared to 0 by hardware when data collection has completed.
ADC_CTRL0.adc_en
Field
Bits
Default
Access
Description
adc_en
15
0
R/W
CPU ADC Enable
• 0: ADC is powered down
• 1: ADC is powered up
ADC_CTRL0.adc_fifo_full
Field
Bits
Default
Access
Description
adc_fifo_full
18
0
R/O
ADC FIFO Almost Full Warning
• 0: FIFO is not full
• 1: FIFO level is
>
FIFO Almost Full level as determined by ADC_TG_CTRL1.fifo_af_cnt.
ADC_CTRL0.adc_fifo_empty
Field
Bits
Default
Access
Description
adc_fifo_empty
19
1
R/O
ADC FIFO Empty Flag
Rev.1.3 April 2015
Maxim Integrated
Page 427