MAX32600 User’s Guide
System Configuration and Management
4.1 Power Ecosystem and Operating Modes
Initiates a system reset when set to 1. This bit is self-clearing.
PWRMAN_PWR_RST_CTRL.arm_lockup_reset
Field
Bits
Default
Access
Description
arm_lockup_reset
9
0
R/W
ARM Lockup Reset
If this bit is set to 1, a system reset will be automatically triggered when the ARM core asserts its lockup state output signal.
PWRMAN_PWR_RST_CTRL.wud_clear
Field
Bits
Default
Access
Description
wud_clear
12
0
R/W
I/O WUD Clear
When I/O Active (bit 3 of PWRMAN_RST_CNTL) is deasserted, setting this bit will clear the WUD latch in all I/O pads. This bit self clears.
PWRMAN_PWR_RST_CTRL.tamper_detect
Field
Bits
Default
Access
Description
tamper_detect
16
special
R/O
Reset Caused By - Tamper Detect
PWRMAN_PWR_RST_CTRL.fw_command_sysman
Field
Bits
Default
Access
Description
fw_command_sysman
17
special
R/O
Reset Caused By - Firmware Com-
manded Reset (SysMan)
PWRMAN_PWR_RST_CTRL.watchdog_timeout
Rev.1.3 April 2015
Maxim Integrated
Page 46