MAX32600 User’s Guide
Communication Peripherals
7.1 I²C
If 1, master automatically issues a Stop when a timeout or unexpected Nack occurs.
7.1.8.1.3
I2CMn_CTRL
I2CMn_CTRL.tx_fifo_en
Field
Bits
Default
Access
Description
tx_fifo_en
2
0
R/W
Master Transaction FIFO Enable
0:Disabled; 1:Enabled
I2CMn_CTRL.rx_fifo_en
Field
Bits
Default
Access
Description
rx_fifo_en
3
0
R/W
Master Results FIFO Enable
0:Disabled; 1:Enabled
I2CMn_CTRL.mstr_reset_en
Field
Bits
Default
Access
Description
mstr_reset_en
7
0
R/W
Master Reset
1:Held in reset
7.1.8.1.4
I2CMn_TRANS
I2CMn_TRANS.tx_start
Field
Bits
Default
Access
Description
tx_start
0
0
R/W
Start Transaction
Rev.1.3 April 2015
Maxim Integrated
Page 232