MAX32600 User’s Guide
Analog Front End
8.3 ADC
• 000b: Full rate AdcClk=ClkIn (PLL generates 8MHz)
• 001b: Half Rate AdcClk=ClkIn / 2
• 010b: Third Rate AdcClk=ClkIn / 3 (default)
• 011b: Quarter Rate AdcClk=ClkIn / 4
• 100b: AdcClk = ClkIn / 6
• 101b: AdcClk = ClkIn / 8
• 110b: AdcClk = ClkIn / 12
• 111b: Reserved
ADC_CTRL0.mode
Field
Bits
Default
Access
Description
mode
31:28
0000b
R/W
ADC Operating Mode
• 0000b: Collect ADC_TG_CTRL0.adc_smpl_cnt samples
• 0001b: Collect adc_smpl_cnt samples with delay between bursts as set by ADC_TG_CTRL1.adc_slp_cnt
• 0010b: Collect samples continuously until disabled
• 0011b: Collect samples until disabled, with delay between bursts as set by ADC_TG_CTRL1.adc_slp_cnt
• 01xxb: Manual register control: cpu_adc_start, cpu_adc_en, PGA
• 1000b: Channel Scan mode, adc_smpl_cnt samples
• 1001b: Channel Scan mode, adc_smpl_cnt samples with delay between bursts set by ADC_TG_CTRL1.adc_slp_cnt
• 1010b: Channel Scan mode, collect samples continuously until disabled
• 1011b: Channel Scan mode, collect samples continuously until disabled with delay between bursts set by ADC_TG_CTRL1.adc_slp_cnt
Rev.1.3 April 2015
Maxim Integrated
Page 429