MAX32600 User’s Guide
System Configuration and Management
4.1 Power Ecosystem and Operating Modes
PWRMAN_PERIPHERAL_RESET.tpu
Field
Bits
Default
Access
Description
tpu
24
0
R/W
Reset TPU
• 0: Peripheral is released to run normally.
• 1: Peripheral is held in a reset state.
PWRMAN_PERIPHERAL_RESET.ssb
Field
Bits
Default
Access
Description
ssb
25
0
R/W
Reset RTC SSB
• 0: Peripheral is released to run normally.
• 1: Peripheral is held in a reset state.
4.1.13
Registers (PWRSEQ)
4.1.13.1
Module PWRSEQ Registers
Address
Register
32b
Word Len
Description
0x40090A30
1
Power Sequencer Control Register 0
0x40090A34
1
Power Sequencer Control Register 1
0x40090A38
1
Power Sequencer Control Register 2
0x40090A3C
1
Power Sequencer Control Register 3
0x40090A40
1
Power Sequencer Control Register 4
0x40090A44
1
Power Sequencer Control Register 5 (Trim 0)
0x40090A48
1
Power Sequencer Control Register 6 (Trim 1)
Rev.1.3 April 2015
Maxim Integrated
Page 70