December 20, 2005
2
3
Functional Description
A high-level block diagram of the Virtex-4™ MB development platform is shown below followed
by a brief description of each sub-section. A list of features for this board is shown below:
•
Xilinx XC4VLX25/LX60/SX35-10FF668 FPGA
•
64MB of DDR SDRAM
•
4MB of Flash
•
16-Bit LVDS Transmit and Receive Interfaces
•
10/100 Ethernet PHY
•
Programmable LVDS Clock Source (25-700 MHz)
•
User LVDS Clock Outputs via Differential SMA Connectors
•
On-board 100MHz LVTTL Oscillator
•
On-board LVTTL Oscillator Socket (4/8-Pin Oscillators)
•
P240 Connectors
•
LCD Panel
•
32Mb Serial Flash for FPGA configuration
•
PC4 JTAG Programming/Configuration Port
•
SystemACE™ Module Connector
•
RS232 Port
•
Four User LEDs
•
Four User Push Button Switches
•
An 8-position DIP Switch
•
USB-RS232 Bridge