MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
104
0×41C
RW
PRESET_
N
Defines whether one or two AHBL 32-bit
masters are implemented in fabric.
0×420
RO
PRESET_
N
Tag of write buffer for which error response is
received is placed in this register.
0×424
RO
PRESET_
N
Tag of write buffer for which error response is
received is placed in this register.
0×428
RO
PRESET_
N
Tag of write buffer for which error response is
received is placed in this register.
0×42C
RO
PRESET_
N
Tag of write buffer for which error response is
received is placed in this register.
0×430
RO
PRESET_
N
Indicates valid data in read and write buffer
for AHBL master1 and master2.
0×434
RO
PRESET_
N
Write and read buffer status register for AHBL
master1 and master2.
0×438
RO
PRESET_
N
Error response register for bufferable write
request
0×440
RW
PRESET_
N
Indicates maximum number of cycles a
master can hold the bus for locked transfer.
0×444
RW
PRESET_
N
Indicates maximum number of cycles a
master can hold the bus for locked transfer.
0×448
RW
PRESET_
N
Lock timeout feature enable register
0×460
RO
PRESET_
N
Indicates read address of math error register.
Table 104 •
DDR_FIC Configuration Register Summary
(continued)
Register Name
Addres
s Offset R/W
Reset
Source
Description