MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
125
Figure 61 •
FIC_2 Configuration
When enabling this option, the MDDR_APB_S_PCLK and FIC_2_APB_M_PCLK signals are exposed in
SmartDesign. MDDR_APB_S_PCLK must be connected to FIC_2_APB_M_PCLK. The
FIC_2_APB_M_PCLK clock is generated from the MSS_CCC and is identical to M3_CLK/4.
3.12.2.3 I/O Configuration
I/O settings such as like ODT and drive strength can be configured as shown in the following image using
the I/O Editor in the Libero design software.
Figure 62 •
I/O Configuration
For more information about MDDR Subsystem Features Configuration, refer to the