Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
191
•
Deep PowerDown enabled: No
•
No Activity clocks for Entry: 320
Memory Timing
•
Time To Hold Reset Before INIT - 67584 clks
•
MRD: 4 clks
•
RAS (Min): 8 clks
•
RAS (Max): 8192 clks
•
RCD: 6 clks
•
RP: 7 clks
•
REFI: 3104 clks
•
RC: 3 clks
•
XP: 3 clks
•
CKE: 3 clks
•
RFC: 79 clks
•
FAW: 0 clks
6.
Navigate to the
Peripherals
tab. To access the FDDR from the FPGA fabric, drag and drop the
Fabric AMBA Master
to the
MSS DDR FIC Subsystem
and click
configure
to select the type of
interface as AXI or single AHB-Lite. The user logic in the FPGA fabric can access the DDR memory
through the FDDR using these interfaces. the following image shows the
Peripherals
tab.
Figure 107 •
MSS DDR FIC Subsystem Configuration
7.
Navigate to the
Clocks
tab. The
Clocks
tab allows to configure the system clock and subsystem
clocks. The FDDR subsystem operates on FDDR_CLK, which comes from MSS_CCC. The
FDDR_CLK must be selected as multiples of 1, 2, 3, 4, 6 or 8-of M3_CLK. The maximum frequency
of FDDR_CLK is 333.33 MHz.
FDDR_SUBSYSTEM_CLK drives the DDR_FIC slave interface and defines the frequency at which
the FPGA fabric subsystem connected to this interface is intended to run. DDR_FIC_CLK can be
configured as a ratio of FDDR_CLK (1, 2, 3, 4, 6, 8, 12, or 16) using the Clocks configurator. The
maximum frequency of FDDR_SUBSYSTEM_CLK is 200 MHz.The following image shows the
FDDR_CLK configuration.