MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
64
0×05C
RW
PRESET_N DDRC DRAM Mode
Register Timing Parameter
register
0×060
RW
PRESET_N DDRC DRAM RAS Timing
Parameter register
DDRC_DRAM_RD_WR_TRNARND_TIME_CR
0×064
RW
PRESET_N DDRC DRAM Read Write
Turn-around Timing register
0×068
RW
PRESET_N DDRC DRAM Power-Down
Parameter register
0×06C
RW
PRESET_N DDRC DRAM Bank Activate
Timing Parameter register
0×070
RW
PRESET_N DDRC ODT Delay Control
register
0×074
RW
PRESET_N DDRC ODT Hold/Block
cycles register
0×078
RW
PRESET_N Upper byte is DDRC
Column Address Map
register and lower byte
controls debug features.
0×07C
RW
PRESET_N DDRC Mode Register
Read/ Write Command
register
0×080
RW
PRESET_N DDRC Mode Register Write
Data Register
0×084
RW
PRESET_N DDRC Power Save register
0×088
RW
PRESET_N DDRC Power Save register
0×08C
RW
PRESET_N DDRC ZQ Long Time
Calibration register
0×090
RW
PRESET_N DDRC ZQ Short Time
Calibration register
DDRC_ZQ_SHORT_INT_REFRESH_MARGIN_1_CR
0×094
RW
PRESET_N DDRC ZQ Short Time
Calibration register
DDRC_ZQ_SHORT_INT_REFRESH_MARGIN_2_CR
0×098
RW
PRESET_N DDRC ZQ Short Time
Calibration register
0×09C
RW
PRESET_N DDRC Performance
Parameter register
0×0A0
RW
PRESET_N DDRC Performance
Parameter register
0×0A4
RW
PRESET_N DDRC Performance
Parameter register
0×0A8
RW
PRESET_N DDRC Performance
Parameter register
0×0AC
RW
PRESET_N DDRC Performance
Parameter register
Table 28 •
DDR Controller Configuration Register
(continued)
Register Name
Addres
s Offset
Registe
r Type
Reset
Source
Description