Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
174
Figure 99 •
x8 DDR3 SDRAM Connection to FDDR
4.8.3
Example 3: Connecting 16-Bit LPDDR to FDDR_PADs with
SECDED
The following ilustration shows LPDDR1 SDRAM connected to the FDDR of a IGLOO2 device. The
Micron’s MT46H32M16LF is a 64 MB density device with x16 data width. The FDDR is configured in Full
Bus Width mode with SECDED enabled. The SDRAM connected to FDDR_DQ_ECC[1:0] is used to
store SECDED bits. The total amount of LPDDR1 memory (excluding memory for SECDED) connected
to FDDR is 64 MB.
CASN
CKE
CLK_P
CLK_N
CSN
ODT
RASN
RSTN
WEN
ADDR[15:0]
BA[2:0]
MT41J512M8RA
FDDR_CAS_N
FDDR_CKE
FDDR_CLK
FDDR_CLK_N
FDDR_CS_N
FDDR_ODT
FDDR_RAS_N
FDDR_RESET_N
FDDR_WE_N
FDDR_ADDR[15:0]
FDDR_BA[2:0]
FDDR_DM_RDQS[0]
FDDR_DQS[0]
FDDR_DQS_N[0]
FDDR_DQ[7:0]
FDDR_DM_RDQS[1]
FDDR_DQS[1]
FDDR_DQS_N[1]
FDDR_DQ[15:8]
FDDR_DM_RDQS[2]
FDDR_DQS[2]
FDDR_DQS_N[2]
FDDR_DQ[23:16]
FDDR_DM_RDQS[3]
FDDR_DQS[3]
FDDR_DQS_N[3]
FDDR_DQ[31:24]
FDDR_DM_RDQS_ECC
FDDR_DQS_ECC
FDDR_DQS_ECC_N
FDDR_DQ_ECC[3:0]
DQ[7:0]
DQS#
DQS
DM
MT41J512M8RA
MT41J512M8RA
MT41J512M8RA
MT41J512M8RA
ZQ
ZQ
ZQ
ZQ
ZQ
FDDR_PADS
DQ[7:0]
DQS#
DQS
DM
DQ[7:0]
DQS#
DQS
DM
DQ[7:0]
DQS#
DQS
DM
DQ[3:0]
DQS#
DQS
DM
FDDR_IMP_CALIB
R
FDDR_DQS_TMATCH_0_IN
FDDR_DQS_TMATCH_0_OUT
FDDR_DQS_TMATCH_1_IN
FDDR_DQS_TMATCH_1_OUT
FDDR_DQS_TMATCH_ECC_IN
FDDR_DQS_TMATCH_ECC_OUT