Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
179
[31:1]
Reserved
0×0
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should
be preserved across a read-modify-write operation.
0
DDR_CLK_EN
0×1
Enables the clock to the DDR memory controller.
Table 148 •
FDDR_FACC_MUX_CONFIG
Bit
Number Name
Reset
Value
Description
[31:9]
Reserved
0×0
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should
be preserved across a read-modify-write operation.
8
FACC_FAB_REF_SEL
0×0
Selects the source of the reference clock to be supplied to the FPLL.
0: 25/50 MHz RC oscillator selected as the reference clock for the
FPLL.
1: Fabric clock (FDDR_SUBSYSTEM_CLK) selected as the
reference clock for the FPLL.
7
FACC_GLMUX_SEL
0×1
Selects the four glitch-free multiplexers within the FACC, which are
related to the aligned clocks. All four of these multiplexers are
switched by one signal. Allowed values:
0: HPMS_CLK, PCLK0, PCLK1, CLK_DDR_FIC, all driven from stage
2 dividers (from CLK_SRC)
1: HPMS_CLK, PCLK0, PCLK1, CLK_DDR_FIC, all driven from
CLK_STANDBY
6
FACC_PRE_SRC_SEL
0×0
Selects whether CLK_1MHZ or ccc2asic is to be fed into the source
glitch-free multiplexer.
0: CLK_1MHZ is fed into the source glitch-free multiplexer.
1: ccc2asic is fed into the source glitch-free multiplexer.
[5:3]
FACC_SRC_SEL
0×0
Selects the source multiplexer within the FACC. This is used to allow
one of four possible clocks to proceed through the FACC dividers, for
generation of normal functional (run-time) FDDR subsystem clocks.
There are three individual 2 to 1 glitch-free multiplexers in the 4 to 1
source glitch-free multiplexer.
FACC_SRC_SEL[0] is used to select the lower source MUX.
0: CLK_SRC driven from CLK_25_50 MHZ
1: CLK_SRC driven from clk_xtal
FACC_SRC_SEL[1] is used to select the upper source MUX.
0: CLK_SRC driven from output of PRE_SRC_MUX (either clk_1mhz
or ccc2asic)
1: CLK_SRC driven from FDDR_PLL_OUT_CLK
FACC_SRC_SEL[2] is used to select output source MUX.
0: CLK_SRC driven from output of lower source MUX
1: CLK_SRC driven from output of upper source MUX
Table 147 •
FDDR_FACC_CLK_EN