MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
60
Figure 44 •
×8 DDR3 SDRAM Connection to MDDR
3.9.3
Example 3: Connecting 16-Bit LPDDR to MDDR_PADs with
SECDED
The following illustration shows LPDDR1 SDRAM connected to the MDDR of a IGLOO2 device. The
micron’s MT46H32M16LF is a 64 MB density device with x16 data width. The MDDR is configured in full
bus width mode with SECDED enabled. The SDRAM connected to MDDR_DQ_ECC[1:0] is used to
store SECDED bits. The total amount of LPDDR1 memory (excluding memory for SECDED) connected
to MDDR is 64 MB.
CASN
CKE
CLK_P
CLK_N
CSN
ODT
RASN
RSTN
WEN
ADDR[15:0]
BA[2:0]
MT41J512M8RA
MDDR_CAS_N
MDDR_CKE
MDDR_CLK
MDDR_CLK_N
MDDR_CS_N
MDDR_ODT
MDDR_RAS_N
MDDR_RESET_N
MDDR_WE_N
MDDR_ADDR[15:0]
MDDR_BA[2:0]
MDDR_DM_RDQS[0]
MDDR_DQS[0]
MDDR_DQS_N[0]
MDDR_DQ[7:0]
MDDR_DM_RDQS[1]
MDDR_DQS[1]
MDDR_DQS_N[1]
MDDR_DQ[15:8]
MDDR_DM_RDQS[2]
MDDR_DQS[2]
MDDR_DQS_N[2]
MDDR_DQ[23:16]
MDDR_DM_RDQS[3]
MDDR_DQS[3]
MDDR_DQS_N[3]
MDDR_DQ[31:24]
MDDR_DM_RDQS_ECC
MDDR_DQS_ECC
MDDR_DQS_ECC_N
MDDR_DQ_ECC[3:0]
DQ[7:0]
DQS#
DQS
DM
MT41J512M8RA
MT41J512M8RA
MT41J512M8RA
MT41J512M8RA
ZQ
ZQ
ZQ
ZQ
ZQ
MDDR_PADS
DQ[7:0]
DQS#
DQS
DM
DQ[7:0]
DQS#
DQS
DM
DQ[7:0]
DQS#
DQS
DM
DQ[3:0]
DQS#
DQS
DM
MDDR_IMP_CALIB
R
MDDR_DQS_TMATCH_0_IN
MDDR_DQS_TMATCH_0_OUT
MDDR_DQS_TMATCH_1_IN
MDDR_DQS_TMATCH_1_OUT
MDDR_DQS_TMATCH_ECC_IN
MDDR_DQS_TMATCH_ECC_OUT