MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
80
3.11.3.1 DDRC_ODT_PARAM_2_CR
Table 55 •
DDRC_ODT_PARAM_2_CR
Bit
Number
Name
Reset
Value Description
[31:10]
Reserved
0×0
Software should not rely on the value of a reserved bit. To
provide compatibility with future products, the value of a
reserved bit should be preserved across a read-modify-write
operation.
[9:6]
REG_DDRC_RD_ODT_HOLD
0×0
Cycles to hold ODT for a READ command.
0: ODT signal is ON for 1 cycle.
1: ODT signal is ON for 2 cycles, and so on.
[5:2]
REG_DDRC_WR_ODT_HOLD
0×0
Cycles to hold ODT for a WRITE command.
0: ODT signal is ON for 1 cycle.
1: ODT signal is ON for 2 cycles, and so on.
[1:0]
REG_DDRC_WR_ODT_BLOCK 0×0
00: Block read/write scheduling for 1-cycle when write requires
changing ODT settings.
01: Block read/write scheduling for 2 cycles when write
requires changing ODT settings.
10: Block read/write scheduling for 3 cycles when write
requires changing ODT settings.
11: Reserved
Table 56 •
DDRC_ADDR_MAP_COL_3_CR
Bit
Numbe
r
Name
Reset
Value Description
[31:16]
[7:6]
Reserved
0×0
Software should not rely on the value of a reserved bit.
To provide compatibility with future products, the value
of a reserved bit should be preserved across a read-
modify-write operation.
[15:12] REG_DDRC_ADDRMAP_COL_B5
0×0
Full bus width mode:
Selects column address bit 6.
Half bus width mode:
Selects column address bit 7.
Quarter bus width mode:
Selects column address
bit 8.
Valid range: 0 to 7
Internal base: 5
The selected address bit for each of the column
address bits is determined by adding the internal base
to the value of this field.
[11:8]
REG_DDRC_ADDRMAP_COL_B6
0×0
Full bus width mode:
Selects column address bit 7.
Half bus width mode:
Selects column address bit 8.
Quarter bus width mode:
Selects column address
bit 9.
Valid range: 0 to 7
Internal base: 6
The selected address bit for each of the column
address bits is determined by adding the internal base
to the value of this field.
5
REG_DDRC_DIS_WC
0×0
When 1, disable write combine.