PIC24FV16KM204 FAMILY
DS33030A-page 202
Advance Information
2013 Microchip Technology Inc.
REGISTER 17-4:
CLCxGLSL: CLCx GATE LOGIC INPUT SELECT LOW REGISTER
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
G2D4T
G2D4N
G2D3T
G2D3N
G2D2T
G2D2N
G2D1T
G2D1N
bit 15
bit 8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
G1D4T
G1D4N
G1D3T
G1D3N
G1D2T
G1D2N
G1D1T
G1D1N
bit 7
bit 0
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
-n = Value at POR
‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
bit 15
G2D4T:
Gate 2 Data Source 4 True Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 2
0
= The Data Source 4 inverted signal is disabled for Gate 2
bit 14
G2D4N:
Gate 2 Data Source 4 Negated Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 2
0
= The Data Source 4 inverted signal is disabled for Gate 2
bit 13
G2D3T:
Gate 2 Data Source 3 True Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 2
0
= The Data Source 3 inverted signal is disabled for Gate 2
bit 12
G2D3N:
Gate 2 Data Source 3 Negated Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 2
0
= The Data Source 3 inverted signal is disabled for Gate 2
bit 11
G2D2T:
Gate 2 Data Source 2 True Enable bit
1
= The Data Source 2 inverted signal is enabled for Gate 2
0
= The Data Source 2 inverted signal is disabled for Gate 2
bit 10
G2D2N:
Gate 2 Data Source 2 Negated Enable bit
1
= The Data Source 2 inverted signal is enabled for Gate 2
0
= The Data Source 2 inverted signal is disabled for Gate 2
bit 9
G2D1T:
Gate 2 Data Source 1 True Enable bit
1
= The Data Source 1 inverted signal is enabled for Gate 2
0
= The Data Source 1 inverted signal is disabled for Gate 2
bit 8
G2D1N:
Gate 2 Data Source 1 Negated Enable bit
1
= The Data Source 2 inverted signal is enabled for Gate 1
0
= The Data Source 2 inverted signal is disabled for Gate 1
bit 7
G1D4T:
Gate 1 Data Source 4 True Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 1
0
= The Data Source 4 inverted signal is disabled for Gate 1
bit 6
G1D4N:
Gate 1 Data Source 4 Negated Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 1
0
= The Data Source 4 inverted signal is disabled for Gate 1
bit 5
G1D3T:
Gate 1 Data Source 3 True Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 1
0
= The Data Source 3 inverted signal is disabled for Gate 1
bit 4
G1D3N:
Gate 1 Data Source 3 Negated Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 1
0
= The Data Source 3 inverted signal is disabled for Gate 1
Summary of Contents for PIC24FV16KM204 FAMILY
Page 312: ...PIC24FV16KM204 FAMILY DS33030A page 312 Advance Information 2013 Microchip Technology Inc ...
Page 313: ... 2013 Microchip Technology Inc Advance Information DS33030A page 313 PIC24FV16KM204 FAMILY ...
Page 315: ... 2013 Microchip Technology Inc Advance Information DS33030A page 315 PIC24FV16KM204 FAMILY ...
Page 316: ...PIC24FV16KM204 FAMILY DS33030A page 316 Advance Information 2013 Microchip Technology Inc ...
Page 317: ... 2013 Microchip Technology Inc Advance Information DS33030A page 317 PIC24FV16KM204 FAMILY ...
Page 322: ...PIC24FV16KM204 FAMILY DS33030A page 322 Advance Information 2013 Microchip Technology Inc ...