2013 Microchip Technology Inc.
Advance Information
DS33030A-page 175
PIC24FV16KM204 FAMILY
15.2
Transmitting in 8-Bit Data Mode
1.
Set up the UARTx:
a)
Write the appropriate values for data, parity
and Stop bits.
b)
Write the appropriate baud rate value to the
UxBRG register.
c)
Set up transmit and receive interrupt enable
and priority bits.
2.
Enable the UARTx.
3.
Set the UTXEN bit (causes a transmit interrupt,
two cycles after being set).
4.
Write the data byte to the lower byte of the
UxTXREG word. The value will be immediately
transferred to the Transmit Shift Register (TSR)
and the serial bit stream will start shifting out
with the next rising edge of the baud clock.
5.
Alternately, the data byte may be transferred
while UTXEN =
0
, and then, the user may set
UTXEN. This will cause the serial bit stream to
begin immediately, because the baud clock will
start from a cleared state.
6.
A transmit interrupt will be generated as per
interrupt control bit, UTXISELx.
15.3
Transmitting in 9-Bit Data Mode
1.
Set up the UARTx (as described in
“Transmitting in 8-Bit Data Mode”
2.
Enable the UARTx.
3.
Set the UTXEN bit (causes a transmit interrupt,
two cycles after being set).
4.
Write UxTXREG as a 16-bit value only.
5.
A word write to UxTXREG triggers the transfer
of the 9-bit data to the TSR. The serial bit stream
will start shifting out with the first rising edge of
the baud clock.
6.
A transmit interrupt will be generated as per the
setting of control bit, UTXISELx.
15.4
Break and Sync Transmit
Sequence
The following sequence will send a message frame
header, made up of a Break, followed by an Auto-Baud
Sync byte.
1.
Configure the UARTx for the desired mode.
2.
Set UTXEN and UTXBRK – this sets up the
Break character.
3.
Load the UxTXREG with a dummy character to
initiate transmission (value is ignored).
4.
Write ‘55h’ to UxTXREG – loads the Sync
character into the transmit FIFO.
5.
After the Break has been sent, the UTXBRK bit
is reset by hardware. The Sync character now
transmits.
15.5
Receiving in 8-Bit or 9-Bit Data
Mode
1.
Set up the UARTx (as described in
“Transmitting in 8-Bit Data Mode”
2.
Enable the UARTx.
3.
A receive interrupt will be generated when one
or more data characters have been received, as
per interrupt control bit, URXISELx.
4.
Read the OERR bit to determine if an overrun
error has occurred. The OERR bit must be reset
in software.
5.
Read UxRXREG.
The act of reading the UxRXREG character will move
the next character to the top of the receive FIFO,
including a new set of PERR and FERR values.
15.6
Operation of UxCTS and UxRTS
Control Pins
UARTx Clear-to-Send (UxCTS) and Request-to-Send
(UxRTS) are the two hardware controlled pins that are
associated with the UARTx module. These two pins
allow the UARTx to operate in Simplex and Flow Con-
trol modes. They are implemented to control the
transmission and reception between the Data Terminal
Equipment (DTE). The UEN<1:0> bits in the UxMODE
register configure these pins.
15.7
Infrared Support
The UARTx module provides two types of infrared
UARTx support: one is the IrDA clock output to support
an external IrDA encoder and decoder device (legacy
module support), and the other is the full implementation
of the IrDA encoder and decoder.
As the IrDA modes require a 16x baud clock, they will
only work when the BRGH bit (UxMODE<3>) is ‘
0
’.
15.7.1
EXTERNAL IrDA SUPPORT – IrDA
CLOCK OUTPUT
To support external IrDA encoder and decoder devices,
the UxBCLK pin (same as the UxRTS pin) can be
configured to generate the 16x baud clock. When
UEN<1:0> =
11
, the UxBCLK pin will output the 16x
baud clock if the UARTx module is enabled; it can be
used to support the IrDA codec chip.
15.7.2
BUILT-IN IrDA ENCODER AND
DECODER
The UARTx has full implementation of the IrDA
encoder and decoder as part of the UARTx module.
The built-in IrDA encoder and decoder functionality is
enabled using the IREN bit (UxMODE<12>). When
enabled (IREN =
1
), the receive pin (UxRX) acts as the
input from the infrared receiver. The transmit pin
(UxTX) acts as the output to the infrared transmitter.
Summary of Contents for PIC24FV16KM204 FAMILY
Page 312: ...PIC24FV16KM204 FAMILY DS33030A page 312 Advance Information 2013 Microchip Technology Inc ...
Page 313: ... 2013 Microchip Technology Inc Advance Information DS33030A page 313 PIC24FV16KM204 FAMILY ...
Page 315: ... 2013 Microchip Technology Inc Advance Information DS33030A page 315 PIC24FV16KM204 FAMILY ...
Page 316: ...PIC24FV16KM204 FAMILY DS33030A page 316 Advance Information 2013 Microchip Technology Inc ...
Page 317: ... 2013 Microchip Technology Inc Advance Information DS33030A page 317 PIC24FV16KM204 FAMILY ...
Page 322: ...PIC24FV16KM204 FAMILY DS33030A page 322 Advance Information 2013 Microchip Technology Inc ...