PIC24FV16KM204 FAMILY
DS33030A-page 204
Advance Information
2013 Microchip Technology Inc.
REGISTER 17-5:
CLCxGLSH: CLCx GATE LOGIC INPUT SELECT HIGH REGISTER
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
G4D4T
G4D4N
G4D3T
G4D3N
G4D2T
G4D2N
G4D1T
G4D1N
bit 15
bit 8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
G3D4T
G3D4N
G3D3T
G3D3N
G3D2T
G3D2N
G3D1T
G3D1N
bit 7
bit 0
Legend:
U = Unimplemented bit, read as ‘0’
R = Readable bit
W = Writable bit
HSC = Hardware Settable/Clearable bit
-n = Value at POR
‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
bit 15
G4D4T:
Gate 4 Data Source 4 True Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 4
0
= The Data Source 4 inverted signal is disabled for Gate 4
bit 14
G4D4N:
Gate 4 Data Source 4 Negated Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 4
0
= The Data Source 4 inverted signal is disabled for Gate 4
bit 13
G4D3T:
Gate 4 Data Source 3 True Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 4
0
= The Data Source 3 inverted signal is disabled for Gate 4
bit 12
G4D3N:
Gate 4 Data Source 3 Negated Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 4
0
= The Data Source 3 inverted signal is disabled for Gate 4
bit 11
G4D2T:
Gate 4 Data Source 2 True Enable bit
1
= The Data Source 2 inverted signal is enabled for Gate 4
0
= The Data Source 2 inverted signal is disabled for Gate 4
bit 10
G4D2N:
Gate 4 Data Source 2 Negated Enable bit
1
= The Data Source 2 inverted signal is enabled for Gate 4
0
= The Data Source 2 inverted signal is disabled for Gate 4
bit 9
G4D1T:
Gate 4 Data Source 1 True Enable bit
1
= The Data Source 1 inverted signal is enabled for Gate 4
0
= The Data Source 1 inverted signal is disabled for Gate 4
bit 8
G4D1N:
Gate 4 Data Source 1 Negated Enable bit
1
= The Data Source 1 inverted signal is enabled for Gate 4
0
= The Data Source 1 inverted signal is disabled for Gate 4
bit 7
G3D4T:
Gate 3 Data Source 4 True Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 3
0
= The Data Source 4 inverted signal is disabled for Gate 3
bit 6
G3D4N:
Gate 3 Data Source 4 Negated Enable bit
1
= The Data Source 4 inverted signal is enabled for Gate 3
0
= The Data Source 4 inverted signal is disabled for Gate 3
bit 5
G3D3T:
Gate 3 Data Source 3 True Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 3
0
= The Data Source 3 inverted signal is disabled for Gate 3
bit 4
G3D3N:
Gate 3 Data Source 3 Negated Enable bit
1
= The Data Source 3 inverted signal is enabled for Gate 3
0
= The Data Source 3 inverted signal is disabled for Gate 3
Summary of Contents for PIC24FV16KM204 FAMILY
Page 312: ...PIC24FV16KM204 FAMILY DS33030A page 312 Advance Information 2013 Microchip Technology Inc ...
Page 313: ... 2013 Microchip Technology Inc Advance Information DS33030A page 313 PIC24FV16KM204 FAMILY ...
Page 315: ... 2013 Microchip Technology Inc Advance Information DS33030A page 315 PIC24FV16KM204 FAMILY ...
Page 316: ...PIC24FV16KM204 FAMILY DS33030A page 316 Advance Information 2013 Microchip Technology Inc ...
Page 317: ... 2013 Microchip Technology Inc Advance Information DS33030A page 317 PIC24FV16KM204 FAMILY ...
Page 322: ...PIC24FV16KM204 FAMILY DS33030A page 322 Advance Information 2013 Microchip Technology Inc ...