MOTOROLA CMOS LOGIC DATA
6–89
MC14029B
Figure 1. Power Dissipation Test Circuit and Waveform
VDD
ID
500 pF
0.01
µ
F
CERAMIC
PULSE
GENERATOR
PE
Cin
B/D
U/D
CLK
P0
P1
P2
P3
Cout
Q3
Q2
Q1
Q0
CL
CL
CL
CL
CL
VDD
VSS
20 ns
20 ns
CLK
50%
90%
10%
VARIABLE
WIDTH
Figure 2. Switching Time Test Circuit and Waveforms
PROGRAMMABLE
PULSE
GENERATOR
VDD
PE
Cin
B/D
U/D
CLK
P0
P1
P2
P3
Cout
Q3
Q2
Q1
Q0
CL
VSS
CL
CL
CL
CL
tW
tsu
trem
1/fcl
50%
50%
tW
Cout ONLY
tTLH
tPLH
tPLH
tPHL
tTHL
90%
10%
90%
10%
20 ns
CARRY IN OR
UP/DOWN
OR BINARY/DECADE
CLOCK
PRESET ENABLE
Q0 OR CARRY OUT
VDD
VSS
VDD
VSS
VDD
VSS
VOH
VOL
Summary of Contents for CMOS Logic
Page 1: ......
Page 5: ...iv MOTOROLA CMOS LOGIC DATA ...
Page 6: ...Master Index 1 ...
Page 12: ...Product Selection Guide 2 ...
Page 17: ...The Better Program 3 ...
Page 20: ...B and UB Series Family Data 4 ...
Page 25: ...CMOS Handling and Design Guidelines 5 ...
Page 32: ...CMOS Handling and Design Guidelines 5 ...
Page 39: ...Data Sheets 6 ...
Page 234: ...MOTOROLA CMOS LOGIC DATA MC14174B 6 196 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 238: ...MOTOROLA CMOS LOGIC DATA MC14175B 6 200 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 555: ...CMOS Reliability 7 ...
Page 561: ...Equivalent Gate Count 8 ...
Page 563: ...Packaging Information Including Surface Mounts 9 ...
Page 571: ......