MOTOROLA CMOS LOGIC DATA
6–319
MC14527B
Figure 3. Power Dissipation Test Circuit and Waveform
CLOCK
50% DUTY CYCLE
20 ns
20 ns
VDD
VSS
VARIABLE WIDTH
90%
50%
10%
PULSE
GENERATOR
VDD
ID
VDD
VSS
CL
CL
CL
CL
500
pF
0.01
µ
F
CERAMIC
CASC
Ein
CLOCK
ST
A
B
C
D
Eout
OUT
OUT
“9”
S
CLEAR
LOGIC DIAGRAM
T
C
R
Q
Q
T
C
R
Q
Q
T
C
R
Q
Q
T
C
R
Q
S
S
a
b
c
d
D
C
B
A
3
2
15 14
ENABLE IN
11
9
CLOCK
CLEAR
13
SET TO NINE
4
R1
R4
R2
R3
6 OUT
5 OUT
1 “9”
7 ENABLE OUT
10
12
STROBE CASCADE
VDD = PIN 16
VSS = PIN 8
Summary of Contents for CMOS Logic
Page 1: ......
Page 5: ...iv MOTOROLA CMOS LOGIC DATA ...
Page 6: ...Master Index 1 ...
Page 12: ...Product Selection Guide 2 ...
Page 17: ...The Better Program 3 ...
Page 20: ...B and UB Series Family Data 4 ...
Page 25: ...CMOS Handling and Design Guidelines 5 ...
Page 32: ...CMOS Handling and Design Guidelines 5 ...
Page 39: ...Data Sheets 6 ...
Page 234: ...MOTOROLA CMOS LOGIC DATA MC14174B 6 196 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 238: ...MOTOROLA CMOS LOGIC DATA MC14175B 6 200 FUNCTIONAL BLOCK DIAGRAM TIMING DIAGRAM ...
Page 555: ...CMOS Reliability 7 ...
Page 561: ...Equivalent Gate Count 8 ...
Page 563: ...Packaging Information Including Surface Mounts 9 ...
Page 571: ......