3-29
FC-PBGA Package Description
P16
V
DD
P17
A23
P18
A27
P19
A29
R1
PC22 / SI1:LIST1 / DREQ1 / CLK10
R2
SPARE1
R3
PA22 / FCC1:UTOPIA8:TXD3
R4
PB18 / FCC2:MII and HDLC nibble:RXD3 / I
2
C:SCL
R5
PA19 / FCC1:UTOPIA8:TXD6 / FCC1:MII and HDLC nibble:TXD1
R6
V
DDH
R7
V
DDH
R8
V
DD
R9
V
DDH
R10
V
DDH
R11
V
DD
R12
V
DDH
R13
V
DD
R14
V
DDH
R15
V
DDH
R16
A15
R17
A19
R18
A24
R19
A25
T1
PB21 / FCC2:MII and HDLC nibble:RXD0 /
FCC2:transparent and HDLC serial:RXD /TDMA1:nibble:L1TXD2 /
TDMD2:L1TSYNC
T2
PB22 / FCC2:MII and HDLC nibble TXD0 /
FCC2:transparent and HDLC serial TXD /TDMA1:nibble L1RXD1 /
TDMD2:L1RXD
T3
PA20 / FCC1:UTOPIA8 TXD5 / FCC1:MII and HDLC nibble TXD2
T4
PA17 / FCC1:UTOPIA8 RXD7 / FCC1:MII and HDLC nibble RXD0 /
FCC1:transparent and HDLC serial RXD
T5
PC13 / FCC1:UTOPIA8:TXADDR1 / SCC2:CTS/CLSN / SI1:LIST4
T6
PC14 / FCC1:UTOPIA8:RXADDR0 / SCC1:CD/RENA / SI1:LIST2
T7
V
CCSYN1
T8
CLKOUT
T9
PA12 / FCC1:UTOPIA8:RXD2 / SDMA:MSNUM3
T10
PC7 / FCC1:UTOPIA8:TXADDR2 /
FCC1:UTOPIA8:TXADDR2/TXCLAV1 / FCC1:CTS / SI1:LIST1
T11
PA6 / TDMA1:L2RSYNC
Table 3-2. MSC8101 Signal Listing by Pin Designator (Continued)
Number
Signal Name