HOST INTERFACE (HI32)
HOST SIDE Programming Model
MOTOROLA
DSP56305 User’s Manual
6-69
6.6.2.1
Transmitter Ready (TRDY) Bit 0
The TRDY status bit indicates that both the HTXR and the DRXR registers are empty. If
TRDY is set to one, the data that the host processor writes to the HTXR will be
immediately transferred to the DSP side of the HI32. This has many applications. For
example: if the host processor issues a host command which causes the DSP56300 core to
read the DRXR, the host processor can be guaranteed that the data it just transferred to
the HI32 is what is being received by the DSP56300 core.
In order to support high speed data transfers, the HI32 host-to-DSP data path is a six
word deep FIFO (five word deep in the Universal Bus modes, three word deep in the
32-bit mode, HM = $1 and HTF = $0). In PCI data transfers with HM = $1 and HTF
π
$0, if
TRDY is set, the HI32 will not insert wait states in the next six data transfers written by
the host to the HTXR. In PCI data transfers with HM = $1 and HTF = $0 (i.e. 32-bit
mode), if TRDY is set, the HI32 will not insert wait states in the next three data phases
written by the host to the HTXR. In Universal bus mode data transfers, if TRDY is set, the
HI32 will not insert wait states in the next five data transfers written by the host to the
HTXR.
TRDY is cleared when the HTXR is written by the host processor.
Hardware, software and personal software resets set TRDY.
6.6.2.2
Host Transmit Data Request (HTRQ) Bit 1
The HTRQ bit indicates that the host transmit data FIFO (HTXR) is not full and can be
written by the host processor. HTRQ is set when the HTXR data is transferred to the
DRXR. HTRQ is cleared when the HTXR is filled by host processor writes.
In the PCI mode:
The HI32 as target in a write data phase to the HTXR, will deassert HTRDY, and insert
up to eight PCI wait cycles, if HTRQ is cleared.
In a Universal Bus mode write to the HTXR, the HI32 slave will deassert HTA as long as
HTRQ is cleared. HTRQ may be used to assert the external
HIRQ
signal if the TREQ bit is
set. Regardless of whether the HTRQ host interrupt request is enabled, HTRQ provides
valid status so that polling techniques may be used by the host processor.
Hardware, software and personal software resets set HTRQ.
Summary of Contents for DSP56305
Page 34: ...xxxii DSP56305 User s Manual MOTOROLA ...
Page 40: ...xxxvi DSP56305 User s Manual MOTOROLA ...
Page 41: ...MOTOROLA DSP56305 User s Manual 1 1 SECTION 1 DSP56305 OVERVIEW ...
Page 58: ...1 18 DSP56305 User s Manual MOTOROLA DSP56305 Overview DSP56305 Architecture Overview ...
Page 59: ...MOTOROLA DSP56305 User s Manual 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 98: ...2 40 DSP56305 User s Manual MOTOROLA Signal Connection Descriptions JTAG OnCE Interface ...
Page 99: ...MOTOROLA DSP56305 User s Manual 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 119: ...MOTOROLA DSP56305 User s Manual 4 1 SECTION 4 CORE CONFIGURATION ...
Page 144: ...4 26 DSP56305 User s Manual MOTOROLA Core Configuration JTAG Boundary Scan Register BSR ...
Page 145: ...MOTOROLA DSP56305 User s Manual 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 149: ...HOST INTERFACE HI32 MOTOROLA DSP56305 User s Manual 6 1 SECTION 6 HOST INTERFACE HI32 ...
Page 150: ...6 2 DSP56305 User s Manual MOTOROLA HOST INTERFACE HI32 ...
Page 259: ...MOTOROLA DSP56305 User s Manual 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 315: ...MOTOROLA DSP56305 User s Manual 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 347: ...MOTOROLA DSP56305 User s Manual 9 1 SECTION 9 TIMER EVENT COUNTER ...
Page 376: ...9 30 DSP56305 User s Manual MOTOROLA Timer Event Counter Timer Modes of Operation ...
Page 377: ...MOTOROLA DSP56305 User s Manual 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 411: ...MOTOROLA DSP56305 User s Manual 11 1 SECTION 11 JTAG PORT ...
Page 430: ...11 20 DSP56305 User s Manual MOTOROLA JTAG Port DSP56305 Boundary Scan Register ...
Page 431: ...Filter Co Processor MOTOROLA DSP56305 User s Manual 12 1 SECTION 12 FILTER CO PROCESSOR ...
Page 471: ...VITERBI CO PROCESSOR MOTOROLA DSP56305 User s Manual 13 1 SECTION 13 VITERBI CO PROCESSOR ...
Page 522: ...13 52 DSP56305 User s Manual MOTOROLA VITERBI CO PROCESSOR References ...
Page 554: ...14 32 DSP56305 User s Manual MOTOROLA CYCLIC CODE CO PROCESSOR Configuration Examples ...
Page 555: ...MOTOROLA DSP56305 User s Manual A 1 APPENDIX A BOOTSTRAP CODE ...
Page 568: ...A 14 DSP56305 User s Manual MOTOROLA Bootstrap Code ...
Page 569: ...Equates MOTOROLA DSP56305 User s Manual B 1 APPENDIX B EQUATES ...
Page 589: ...MOTOROLA DSP56305 User s Manual C 1 APPENDIX C JTAG BSDL ...
Page 590: ...C 2 DSP56305 User s Manual MOTOROLA JTAG BSDL ...
Page 600: ...C 12 DSP56305 User s Manual MOTOROLA JTAG BSDL ...
Page 601: ...MOTOROLA DSP56305 User s Manual D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 602: ...D 2 DSP56305 User s Manual MOTOROLA PROGRAMMING REFERENCE ...
Page 661: ...Y MOTOROLA DSP56305 User s Manual Index 11 ...
Page 662: ...Y Index 12 DSP56305 User s Manual MOTOROLA ...