MOTOROLA
DSP56309UM/D vii
HPCR Host Request Open Drain (HROD) Bit 8 . . . . . 6-14
HPCR Host Data Strobe Polarity (HDSP) Bit 9 . . . . . . 6-14
HPCR Host Address Strobe Polarity (HASP) Bit 10 . . 6-15
HPCR Host Multiplexed Bus (HMUX) Bit 11 . . . . . . . . 6-15
HPCR Host Dual Data Strobe (HDDS) Bit 12 . . . . . . . 6-15
HPCR Host Chip Select Polarity (HCSP) Bit 13 . . . . . 6-16
HPCR Host Request Polarity (HRP) Bit 14 . . . . . . . . . 6-16
HPCR Host Acknowledge Polarity (HAP) Bit 15 . . . . . 6-16
Host Data Direction Register (HDDR) . . . . . . . . . . . . . . . 6-17
Host Data Register (HDR) . . . . . . . . . . . . . . . . . . . . . . . . 6-17
DSP Side Registers After Reset . . . . . . . . . . . . . . . . . . . 6-18
Host Interface DSP Core Interrupts . . . . . . . . . . . . . . . . . 6-19
HI08-EXTERNAL HOST PROGRAMMERÕS MODEL . . . . . 6-20
Interface Control Register (ICR) . . . . . . . . . . . . . . . . . . . 6-22
ICR Receive Request Enable (RREQ) Bit 0 . . . . . . . . 6-23
ICR Transmit Request Enable (TREQ) Bit 1 . . . . . . . . 6-23
ICR Double Host Request (HDRQ) Bit 2. . . . . . . . . . . 6-23
ICR Host Flag 0 (HF0) Bit 3 . . . . . . . . . . . . . . . . . . . . 6-24
ICR Host Flag 1 (HF1) Bit 4 . . . . . . . . . . . . . . . . . . . . 6-24
ICR Host Little Endian (HLEND) Bit 5 . . . . . . . . . . . . . 6-24
ICR Reserved Bit 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-24
ICR Initialize Bit (INIT) Bit 7 . . . . . . . . . . . . . . . . . . . . 6-24
Command Vector Register (CVR) . . . . . . . . . . . . . . . . . . 6-25
CVR Host Vector (HV[6:0]) Bits 0Ð6 . . . . . . . . . . . . . . 6-25
CVR Host Command Bit (HC) Bit 7. . . . . . . . . . . . . . . 6-26
Interface Status Register (ISR) . . . . . . . . . . . . . . . . . . . . 6-26
ISR Receive Data Register Full (RXDF) Bit 0 . . . . . . . 6-26
ISR Transmit Data Register Empty (TXDE) Bit 1 . . . . 6-27
ISR Transmitter Ready (TRDY) Bit 2 . . . . . . . . . . . . . 6-27
ISR Host Flag 2 (HF2) Bit 3 . . . . . . . . . . . . . . . . . . . . 6-27
ISR Host Flag 3 (HF3) Bit 4 . . . . . . . . . . . . . . . . . . . . 6-27
ISR Reserved Bits 5, 6 . . . . . . . . . . . . . . . . . . . . . . . . 6-27
ISR Host Request (HREQ) Bit 7 . . . . . . . . . . . . . . . . . 6-27
Interrupt Vector Register (IVR) . . . . . . . . . . . . . . . . . . . . 6-28
Receive Byte Registers (RXH: RXM: RXL) . . . . . . . . . . . 6-28
Transmit Byte Registers (TXH:TXM:TXL) . . . . . . . . . . . . 6-29
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......