P
I-8
DSP56309UM/D MOTOROLA
OnCE Command Register (OCR)
OnCE Decoder (ODEC)
OnCE GDB Register (OGDBR)
OnCE Memory Address Comparator 0
(OMAC0)
OnCE Memory Address Comparator 1
(OMAC1)
OnCE Memory Address Latch register
(OMAL)
OnCE Memory Breakpoint Counter (OMBC)
OnCE Memory Limit Register 0 (OMLR0)
OnCE Memory Limit Register 1 (OMLR1)
OnCE module
displaying a specified register
displaying X data memory
interaction with JTAG port
polling the JTAG Instruction Shift
register
reading the Trace buffer
returning to Normal mode
saving pipeline information
OnCE PAB Register for Decode Register
(OPABDR)
OnCE PAB Register for Execute (OPABEX)
OnCE PAB Register for Fetch Register
(OPABFR)
OnCE PIL Register (OPILR)
OnCE Program Data Bus Register (OPDBR)
OnCE Status and Control Register (OSCR)
OnCE Trace Counter (OTC)
OnCE/JTAG
debug event signal (DE)
test clock signal (TCK)
test data input signal (TDI)
test data output signal (TDO)
test mode select signal (TMS)
OnCE/JTAG port
On-Chip Emulation (OnCE) module
On-Chip Emulation module
on-chip memory
program
X data RAM
Y data RAM
OPABDR register
OPABEX register
OPABFR register
OPDBR register
Operating
operating mode
bootstrap from byte-wide external memory
bootstrap thorugh HI08 (68302/68360)
bootstrap through HI08 (ISA)
bootstrap through HI08 (multiplexed)
bootstrap through HI08 (non-multiplexed)
bootstrap through SCI
ESSI
expanded
expanded mode
Operating Mode Register (OMR)
operating modes
OPILR register
OR bit
OSCR register
bit 0ÑTrace Mode Enable bit (TME)
bit 1ÑInterrupt Mode Enable bit (IME)
bit 2ÑSoftware Debug Occurrence bit
(SWO)
bit 3ÑMemory Breakpoint Occurrence bit
(MBO)
bit 4ÑTrace Occurrence bit (TO)
bit 5Ñreserved bit
reserved bitsÑbits 8Ð23
OTC counter
Overrun Error Flag bit (OR)
P
PAB
PAG
Parity Error bit (PE)
PB0ÐPB7 signals
PB10 signal
PB11 signal
PB12 signal
PB13 signal
PB14 signal
PB15 signal
PB8 signal
PB9 signal
PC register
PC0 signal
PC0-PC20 bits
PC1 signal
PC2 signal
PC3 signal
PC4 signal
PC5 signal
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......