Signal/Connection Descriptions
Power
MOTOROLA
DSP56309UM/D 2-5
2.2
POWER
Power input descriptions for the DSP56309 are listed in
Table 2-2
Power Inputs
Power Name
Description
V
CCP
PLL Power
ÑV
CCP
is power dedicated for phase-locked loop (PLL) use.
The voltage should be well regulated, and the input should be provided
with an extremely low impedance path to the V
CC
power rail. V
CCP
should be bypassed to GND
P
by a stabilizing capacitor located as close
as possible to the chip package. There is one V
CCP
input.
V
CCQL
(4)
Quiet Core (Low) Power
ÑV
CCQL
is an isolated power for the core
processing logic. This input must be isolated externally from all other
chip power inputs. The user must provide adequate external decoupling
capacitors. There are four V
CCQL
inputs.
V
CCQH
(3)
Quiet External (High) Power
ÑV
CCQH
is a quiet power source for I/O
lines. This input must be tied externally to all other chip power inputs,
except V
CCQL
. The user must provide adequate external decoupling
capacitors. There are three V
CCQH
inputs.
V
CCA
(3)
Address Bus Power
ÑV
CCA
is an isolated power for sections of the
address bus I/O drivers. This input must be tied externally to all other
chip power inputs
except V
CCQL
. The user must provide adequate
external decoupling capacitors. There are three V
CCA
inputs.
V
CCD
(4)
Data Bus Power
ÑV
CCD
is an isolated power for sections of the data bus
I/O drivers. This input must be tied externally to all other chip power
inputs. The user must provide adequate external decoupling capacitors.
There are four V
CCD
inputs.
V
CCC
(2)
Bus Control Power
ÑV
CCC
is an isolated power for the bus control I/O
drivers. This input must be tied externally to all other chip power inputs
except V
CCQL
. The user must provide adequate external decoupling
capacitors. There are two V
CCC
inputs.
V
CCH
Host Power
ÑV
CCH
is an isolated power for the HI08 I/O drivers. This
input must be tied externally to all other chip power inputs
except
V
CCQL
. The user must provide adequate external decoupling capacitors.
There is one V
CCH
input.
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......