PROGRAM CONTROL UNIT (PCU) ARCHITECTURE
MOTOROLA
PROGRAM CONTROL UNIT
5 - 7
INSTRUCTION
FETCH
LOGIC
INSTRUCTION
FETCH
LOGIC
INSTRUCTION
FETCH
LOGIC
INSTRUCTION FETCH
INSTRUCTION DECODE
INSTRUCTION EXECUTION
I1
I2
I1
I3
I2
I1
I4
I3
I2
I5
I4
I3
PARALLEL
OPERATIONS
INITIAL
CONDITIONS
ADDRESS
UPDATE
(AGU)
R0=$0005
R4=$0008
R0=5+1
R4=8+1
R0=6+1
R4=9–1
R0=7+1
R4=8+1
INSTRUCTION
EXECUTION
(DATA ALU)
A:
A2=$00
A1=$000066
A0=$000000
X0=$400000
Y1=$000077
A:
A2=$00
A1=$0000A2
A0=$000000
X0=$000005
Y1=$000008
A:
A2=$00
A1=$000000
A0=$000000
X0=$000005
Y1=$000008
A:
A2=$00
A1=$000000
A0=$000050
X0=$000007
Y1=$000008
X MEMORY
AT ADDRESS
$0005
$0006
$0007
DATA
$000005
$000006
$000007
$000005
$000006
$000007
$000005
$000005
$000007
$000005
$000005
$000007
Y MEMORY
AT ADDRESS
$0008
$0009
DATA
$000008
$000009
$000008
$000009
$000008
$0000A2
$000008
$0000A2
Figure 5-3 Three-Stage Pipeline
INSTRUCTION
DECODE
LOGIC
INSTRUCTION
DECODE
LOGIC
INSTRUCTION
DECODE
LOGIC
INSTRUCTION
EXECUTION
LOGIC
INSTRUCTION
EXECUTION
LOGIC
INSTRUCTION
EXECUTION
LOGIC
Instruction/Data Fetch
Instruction Decode
Instruction Execution
P
ARALLEL
PR
OCESSING
OF INSTR
UCTIONS
SERIAL EXECUTION OF INSTRUCTIONS
Instruction Cycle 1
Instruction Cycle 2
Instruction Cycle 3
Instruction Cycle 5
Instruction Cycle
Instruction Cycle 1 Instruction Cycle 2 Instruction Cycle 3 Instruction Cycle 4 Instruction Cycle 5
EXAMPLE PROGRAM SEGMENT
Instruction 1
MACR
X0,Y1,A
X:(R0)+,X0
Y:(R4)+,Y1
Instruction 2
CLR
A
X0,X:(R0)+
A,Y:(R4)-
Instruction 3
MAC
X0,Y1,A
X:(R0)+,X0
Y:(R4)+,Y1
SEQUENCE OF OPERATIONS
INSTRUCTION
FETCH
LOGIC
INSTRUCTION
FETCH
LOGIC
INSTRUCTION
DECODE
LOGIC
5
4
4
3
3
3
2
2
2
1
1
1
EXECUTION OF EXAMPLE PROGRAM
Summary of Contents for DSP56K
Page 12: ...xii LIST of TABLES MOTOROLA List of Tables Continued Table Page Number Title Number ...
Page 13: ...MOTOROLA DSP56K FAMILY INTRODUCTION 1 1 SECTION 1 DSP56K FAMILY INTRODUCTION ...
Page 31: ...MOTOROLA DATA ARITHMETIC LOGIC UNIT 3 1 SECTION 3 DATA ARITHMETIC LOGIC UNIT ...
Page 50: ...DATA ALU SUMMARY 3 20 DATA ARITHMETIC LOGIC UNIT MOTOROLA ...
Page 51: ...MOTOROLA ADDRESS GENERATION UNIT 4 1 SECTION 4 ADDRESS GENERATION UNIT ...
Page 77: ...MOTOROLA PROGRAM CONTROL UNIT 5 1 SECTION 5 PROGRAM CONTROL UNIT ...
Page 124: ...INSTRUCTION GROUPS 6 30 INSTRUCTION SET INTRODUCTION MOTOROLA ...
Page 125: ...MOTOROLA PROCESSING STATES 7 1 SECTION 7 PROCESSING STATES STOP WAIT EXCEPTION NORMAL RESET ...
Page 167: ...STOP PROCESSING STATE MOTOROLA PROCESSING STATES 7 43 ...
Page 168: ...STOP PROCESSING STATE 7 44 PROCESSING STATES MOTOROLA ...
Page 169: ...MOTOROLA PORT A 8 1 SECTION 8 PORT A ...
Page 176: ...PORT A INTERFACE 8 8 PORT A MOTOROLA ...
Page 177: ...MOTOROLA PLL CLOCK OSCILLATOR 9 1 SECTION 9 PLL CLOCK OSCILLATOR x x d Φ VCO ...
Page 191: ...10 2 ON CHIP EMULATION OnCE MOTOROLA SECTION 10 ON CHIP EMULATION OnCE ...
Page 218: ...USING THE OnCE MOTOROLA ON CHIP EMULATION OnCE 10 29 ...
Page 604: ...INSTRUCTION ENCODING A 338 INSTRUCTION SET DETAILS MOTOROLA ...
Page 605: ...MOTOROLA BENCHMARK PROGRAMS B 1 APPENDIX B BENCHMARK PROGRAMS T T T T T P1 P3 P2 P4 T T T ...
Page 609: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 5 ...
Page 611: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 7 ...
Page 613: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 9 ...
Page 615: ...BENCHMARK PROGRAMS MOTOROLA BENCHMARK PROGRAMS B 11 ...