MOTOROLA
DSP96002 USER’S MANUAL
7 - 3
7.2.1.3
BCRx Reserved bits (Bits 20, 21)
These reserved bits read as zero and should be written with zero for future compatibility.
7.2.1.4
BCRx Non-Sequential Fault Enable (NS) Bit 22
Non-sequential fault detection is enabled if the NS control bit is set. Non-sequential faults are ignored by
the page circuit if the NS control bit is cleared. See Section 7.2.2 on Page Circuit Operation. Cleared by
hardware reset.
7.2.1.5
BCRx Bus Mastership Fault Enable (MF) Bit 23
Bus mastership fault detection is enabled if the MF control bit is set. Bus mastership faults are ignored by
the page circuit if the MF control bit is cleared. See Section 7.2.2 on Page Circuit Operation. Cleared by
hardware reset.
7.2.1.6
BCRx Memory Space Fault Enable (SF1-SF0) Bits 24-25
Memory space faults based on changes in S1 and/or S0 are enabled by SF1 and SF0, respectively. If
SF1(SF0) is set, changes in S1(S0) will cause a memory space fault. If SF1(SF0) is cleared, changes in
S1(S0) are ignored by the page circuit. See Section 7.2.2 on Page Circuit Operation. SF1 and SF0 are
cleared by hardware reset.
7.2.1.7
BCRx Program Memory Fault Enable (PE) Bit 26
If the Program Memory Fault Enable bit PE is set, the page fault circuit will monitor program memory bus
cycles. If PE is set and a fault is detected during a program memory bus cycle,
—
T
–
T will be deasserted. If
PE is set and no fault is detected during a program memory bus cycle,
—
T
–
T will be asserted. If PE is
cleared, the page fault circuit will be inactive for program memory bus cycles and
—
T
–
T will remain deas-
serted. PE is cleared by hardware reset.
7.2.1.8
BCRx Y Data Memory Fault Enable (YE) Bit 27
If the Y Data Memory Fault Enable bit YE is set, the page fault circuit will monitor Y Data memory bus cycles.
If YE is set and a fault is detected during a Y Data memory bus cycle,
—
T
–
T will be deasserted. If YE is set
and no fault is detected during a Y Data memory bus cycle,
—
T
–
T will be asserted. If YE is cleared, the
page fault circuit will be inactive for Y Data memory bus cycles and
—
T
–
T will remain deasserted. YE is
cleared by hardware reset.
PE
—
T
–
T Pin Activity for P Space
0 Deasserted
1 Active
YE
—
T
–
T Pin Activity for Y Space
0 Deasserted
1 Active
Summary of Contents for DSP96002
Page 3: ...1 2 DSP96002 USER S MANUAL MOTOROLA ...
Page 38: ...MOTOROLA DSP96002 USER S MANUAL 3 15 Figure 3 4 Modulo Arithmetic Unit Block Diagram ...
Page 39: ...3 16 DSP96002 USER S MANUAL MOTOROLA ...
Page 53: ...4 14 DSP96002 USER S MANUAL MOTOROLA ...
Page 76: ...MOTOROLA DSP96002 USER S MANUAL 5 23 Figure 5 8 Address Modifier Summary ...
Page 86: ...6 10 DSP96002 USER S MANUAL MOTOROLA ...
Page 101: ...MOTOROLA DSP96002 USER S MANUAL 7 15 Figure 7 9 HI Block Diagram One Port ...
Page 140: ...7 54 DSP96002 USER S MANUAL MOTOROLA ...
Page 166: ...9 10 DSP96002 USER S MANUAL MOTOROLA ...
Page 181: ...MOTOROLA DSP96002 USER S MANUAL 10 15 Figure 10 8 Program Address Bus FIFO ...
Page 337: ...MOTOROLA DSP96002 USER S MANUAL A 149 ...
Page 404: ...A 216 DSP96002 USER S MANUAL MOTOROLA PC xxxx D ...
Page 460: ...A 272 DSP96002 USER S MANUAL MOTOROLA SIOP Not affected ...
Page 484: ...A 296 DSP96002 USER S MANUAL MOTOROLA SSH PC SSL SR SP 1 SP ...
Page 519: ...MOTOROLA DSP96002 USER S MANUAL A 331 ...
Page 718: ...MOTOROLA DSP96002 USER S MANUAL B 199 ...
Page 871: ... MOTOROLA INC 1994 MOTOROLA TECHNICAL DATA SEMICONDUCTOR M Addendum ...
Page 888: ...MOTOROLA INDEX 1 INDEX ...
Page 889: ......