68000 Motherboard User’s Manual
Rev. A
Page 32 of 54
7.11.4
Wait State Generator
The design includes an on-board Wait State Generator. This may be installed by jumper
configuration. It appears in line with the Auto /DTACK signal, to provide support for
slower devices on the bus. The number of wait states to insert is selectable as either one
to five, or nine as specified by the Wait State Selector, A1JP260. This number of wait
states is imposed on every bus cycle terminated via the Auto /DTACK, regardless of the
address.
Wait states are required when the time taken for an addressed device to complete its bus
operation is greater than the period provided by the processor before /DTACK is tested to
close the bus cycle. This period is one and a half processor clock periods for both read
and write cycles. Each wait state provides one clock period of delay in the bus cycle.
For further detail on the bus cycle, see Bus Control Signal Timing in section 6.4.
7.12
On-Board Peripherals
Several on-board peripherals are included in the MB68k-100 design. The address space
for these peripherals, denoted as ONBD_BASE, may be selected via the On-Board Block
Address Selector, A1JP280. It may be mapped to any of the eight address blocks but is
typically located within Block Address 0. The on-board registers are summarized in
Table 14.
All on-board registers are initialized to zero upon reset. The reset occurs at the rising
edge of the M68K_RESET
!!!!!
line.
Summary of Contents for MB68k-100
Page 1: ...Rev A Grant K c 2011 ...