FLASH Memory
Technical Data
MC68HC908GP32
•
MC68HC08GP32
—
Rev. 6
166
FLASH Memory
MOTOROLA
page. Hence the minimum erase page size is 128 bytes. Program and
erase operation operations are facilitated through control bits in FLASH
Control Register (FLCR). Details for these operations appear later in this
section. The address ranges for the user memory and vectors are:
•
$8000–$FDFF; user memory.
•
$FF7E; FLASH block protect register.
•
$FE08
;
FLASH control register.
•
$FFDC–$FFFF; these locations are reserved for user-defined
interrupt and reset vectors.
Programming tools are available from Motorola. Contact your local
Motorola representative for more information.
NOTE:
A security feature prevents viewing of the FLASH contents.
1
11.4 FLASH Control Register
The FLASH control register (FLCR) controls FLASH program and erase
operations.
HVEN — High-Voltage Enable Bit
This read/write bit enables the charge pump to drive high voltages for
program and erase operations in the array. HVEN can only be set if
either PGM = 1 or ERASE = 1 and the proper sequence for program
or erase is followed.
1 = High voltage enabled to array and charge pump on
0 = High voltage disabled to array and charge pump off
1. No security feature is absolutely secure. However, Motorola’s strategy is to make reading or
copying the FLASH difficult for unauthorized users.
Address:
$FE08
Bit 7
6
5
4
3
2
1
Bit 0
Read:
0
0
0
0
HVEN
MASS
ERASE
PGM
Write:
Reset:
0
0
0
0
0
0
0
0
Figure 11-1. FLASH Control Register (FLCR)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..