Memory Map
Technical Data
MC68HC908GP32
•
MC68HC08GP32
—
Rev. 6
50
Memory Map
MOTOROLA
$001E
Configuration Register 2
(CONFIG2)†
Read:
0
0
0
0
0
0
OSC-
STOPENB
SCIBD-
SRC
Write:
Reset:
0
0
0
0
0
0
0
0
$001F
Configuration Register 1
(CONFIG1)
†
Read:
COPRS
LVISTOP LVIRSTD LVIPWRD LVI5OR3
†
SSREC
STOP
COPD
Write:
Reset:
0
0
0
0
0
0
0
0
$0020
Timer 1 Status and Control
Register
(T1SC)
Read:
TOF
TOIE
TSTOP
0
0
PS2
PS1
PS0
Write:
0
TRST
Reset:
0
0
1
0
0
0
0
0
$0021
Timer 1 Counter
Register High
(T1CNTH)
Read:
Bit 15
14
13
12
11
10
9
Bit 8
Write:
Reset:
0
0
0
0
0
0
0
0
$0022
Timer 1 Counter
Register Low
(T1CNTL)
Read:
Bit 7
6
5
4
3
2
1
Bit 0
Write:
Reset:
0
0
0
0
0
0
0
0
$0023
Timer 1 Counter Modulo
Register High
(T1MODH)
Read:
Bit 15
14
13
12
11
10
9
Bit 8
Write:
Reset:
1
1
1
1
1
1
1
1
$0024
Timer 1 Counter Modulo
Register Low
(T1MODL)
Read:
Bit 7
6
5
4
3
2
1
Bit 0
Write:
Reset:
1
1
1
1
1
1
1
1
$0025
Timer 1 Channel 0 Status
and Control Register
(T1SC0)
Read:
CH0F
CH0IE
MS0B
MS0A
ELS0B
ELS0A
TOV0
CH0MAX
Write:
0
Reset:
0
0
0
0
0
0
0
0
$0026
Timer 1 Channel 0
Register High
(T1CH0H)
Read:
Bit 15
14
13
12
11
10
9
Bit 8
Write:
Reset:
Indeterminate after reset
$0027
Timer 1 Channel 0
Register Low
(T1CH0L)
Read:
Bit 7
6
5
4
3
2
1
Bit 0
Write:
Reset:
Indeterminate after reset
† One-time writable register after each reset, except LVI5OR3 bit. LVI5OR3 bit is only reset via POR (power-on reset).
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
= Unimplemented
R = Reserved
U = Unaffected
Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 8)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..