Memory Maps
http://www.motorola.com/computer/literature
2-7
2
supported. The Raven supports PowerPC processor external bus
frequencies up to 66 MHz and PCI frequencies up to 33 MHz. The Raven
is connected to the processor data parity signals to provide processor data
bus parity generation and checking.
There are four programmable map decoders for each direction to provide
flexible address mappings between the PPC/DRAM and the PCI Local
Bus. Refer to the MCPN750A CompactPCI Single Board Computer
Programmer’s Reference Guide (MCPN750A/PG) for additional
information and programming details.
Summary of Contents for MCPN750A
Page 13: ...xii ...
Page 15: ...xiv ...
Page 53: ...1 32 Computer Group Literature Center Web Site Hardware Preparation and Installation 1 ...
Page 67: ...2 14 Computer Group Literature Center Web Site Startup and Operation 2 ...
Page 105: ...5 14 Computer Group Literature Center Web Site Remote Start Via the PCI Bus 5 ...
Page 167: ...7 38 Computer Group Literature Center Web Site Connector Pin Assignments 7 ...
Page 171: ...A 4 Computer Group Literature Center Web Site Specifications A ...
Page 187: ...Index IN 10 Computer Group Literature Center Web Site I N D E X ...