4-6
MPC8240 Integrated Processor User’s Manual
Configuration Register Access
0x0E
Header type (not shown)
1 byte
1
Read
0x00
0x0F
BIST control
1 byte
1
Read
0x00
0x10
Local memory base address register
4 bytes
4
Read/Write
0x0000_0008
0x14
Peripheral control and status register
base address register
4 bytes
4
Read/Write
0x0000_0000
0x30
Expansion ROM base address
4 bytes
4
Read
0x0000_0000
0x3C
Interrupt line
1 byte
1
Read/Write
0x00
0x3D
Interrupt pin (not shown)
1 byte
1
Read
0x01
0x3E
MIN GNT (not shown)
1 byte
1
Read
0x00
0x3F
MAX LAT (not shown)
1 byte
1
Read
0x00
0x40
Bus number (not shown)
1 byte
1
Read/Write
0x00
0x41
Subordinate bus number (not shown)
1 byte
1
Read/Write
0x00
0x46
PCI arbiter control register
2 bytes
2
Read/Write
0x0000
0x70
Power management configuration
register 1 (PMCR1)
2 bytes
1 or 2
Read/Write
0x00
0x72
Power management configuration
register 2 (PMCR2)
1 byte
1
Read/Write
0x00
0x73
Output driver control register
1 byte
1
Read/Write
0xFF
0x74
CLK driver control register
2 bytes
1 or 2
Read/Write
0x0300
0x78
Embedded utilities memory block base
address register
4 bytes
4 bytes
Read/Write
0x0000_0000
0x80, 0x84
Memory starting address registers
4 bytes
1, 2, or 4
Read/Write
0x0000_0000
0x88,0x 8C
Extended memory starting address
registers
4 bytes
1, 2, or 4
Read/Write
0x0000_0000
0x90, 0x94
Memory ending address registers
4 bytes
1, 2, or 4
Read/Write
0x0000_0000
0x98, 0x9C
Extended memory ending address
registers
4 bytes
1, 2, or 4
Read/Write
0x0000_0000
0xA0
Memory bank enable register
1 byte
1
Read/Write
0x00
0xA3
Page mode counter/timer
1 byte
1
Read/Write
0x00
0xA8
Processor interface configuration 1
4 bytes
1, 2, or 4
Read/Write
0xFF04_0010
0xAC
Processor interface configuration 2
4 bytes
1, 2, or 4
Read/Write
0x000C_000C
0xB8
ECC single bit error counter
1 byte
1
Read/Write
0x00
0xB9
ECC single bit error trigger register
1 byte
1
Read/Write
0x00
0xC0
Error enabling register 1
1 byte
1
Read/Write
0x01
0xC1
Error detection register 1
1 byte
1
Read/Bit Reset
0x00
Table 4-2. MPC8240 Configuration Registers Accessible
from the Processor Core (Continued)
Address
Offset
Register
Size
Program
Access
Size (Bytes)
Access
Reset Value
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...