Chapter 9. Message Unit (with I
2
O)
9-15
I
2
O Interface
Table 9-14 shows the bit settings for the IMIMR.
9.3.4.2.3 Inbound Free_FIFO Head Pointer Register (IFHPR)
Free MFAs are posted by the processor core to the inbound free_list FIFO pointed to by the
inbound free_FIFO head pointer register (IFHPR). The processor core is responsible for
updating the contents of IFHPR. Figure 9-11 shows the bits of the IFHPR.
I
Figure 9-11. Inbound Free_FIFO Head Pointer Register (IFHPR)
Table 9-14. IMIMR Field Descriptions—Offset 0x0_0104
Bits
Name
Reset
Value
R/W
Description
31–9
—
All 0s
R
Reserved
8
OFOM
0
R/W
Outbound free_list overflow mask
0 Outbound free_list overflow is allowed (and causes assertion of mcp).
1 Outbound free_list overflow is masked.
7
IPOM
0
R/W
Inbound post_list overflow mask
0 Inbound post_list overflow is allowed (and causes assertion of mcp).
1 Inbound post_list overflow is masked.
6
—
0
R
Reserved
5
IPQIM
0
R/W
Inbound post queue interrupt mask
0 Inbound post queue interrupt is allowed.
1 Inbound post queue interrupt is masked.
4
DMCM
0
R/W
Doorbell register machine check mask
0 Doorbell machine check (mcp) from IDBR[MC] is allowed.
1 Doorbell machine check (mcp) from IDBR[MC] is masked. When this
machine check condition is masked, the IMISR[DMC] is not set, regardless
of the state of IDBR[MC].
3
IDIM
0
R/W
Inbound doorbell interrupt mask
0 Inbound doorbell interrupt is allowed.
1 Inbound doorbell interrupt is masked.
2
—
0
R
Reserved
1
IM1IM
0
R/W
Inbound message 1 interrupt
0 Inbound message 1 interrupt is allowed.
1 Inbound message 1 interrupt is masked.
0
IM0IM
0
R/W
Inbound message 0 interrupt
0 Inbound message 0 interrupt is allowed.
1 Inbound message 0 interrupt is masked.
QBA
IFHP
0 0
31
20 19
2
1
0
Reserved
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...