15-16
MPC8240 Integrated Processor User’s Manual
Memory Interface Valid (MIV)
Figure 15-15. Example Flash Debug Address, MIV, and MAA Timings For
Single-Byte Read
Figure 15-16. Example Flash Debug Address, MIV, and MAA Timings for Write
Operation
SDRAM_
CS
FOE
DATA
DEBUG
MAA
MIV
CLK[0:3]
ADDRESS
A[19:0]
VALID
VALID
DATA0
DATA1
VALID
VALID
ROMFAL
2 cycles
(constant)
5 cycles
(constant)
2 cycles
(constant)
ROMFAL
SDRAM_
CS
DATA
WE
DEBUG
MAA
MIV
CLK[0:3]
ADDRESS
FOE
VPP
A[19:0]
5V
13V
3 cycles
(constant)
ROMFAL
ROMNAL
VALID
VALID
DATA0
NOTE:
1. VPP multiplexed by system logic with appropriate setup time to write cycle.
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...