Chapter 16. Programmable I/O and Watchpoint
16-5
Watchpoint Registers
Figure 16-4 and Figure 16-5 show the format of the watchpoint #1 and watchpoint #2
address trigger registers (WP1_ADDR_TRIG and WP2_ADDR_TRIG). The format is
identical, but they are shown separately to show the offsets.
Figure 16-4. Watchpoint #1 Address Trigger Register (WP1_ADDR_TRIG)—
Offsets 0xF_F01C, 0xF1C
Figure 16-5. Watchpoint #2 Address Trigger Register (WP2_ADDR_TRIG)—
Offsets 0xF_F034, 0xF34
20–16
TT[0:4]
0b0_0000
R/W
Trigger match condition for TT[0:4] setting on peripheral logic bus
15
TBST_
0
R/W
0 Trigger if TBST asserted on peripheral logic bus
1 Trigger if TBST negated
14–12
TSIZ[0:2]
0b000
R/W
Trigger match condition for TSIZ[0:2] on peripheral logic bus
11
GBL_
0
R/W
0 Trigger if GBL asserted on peripheral logic bus
1 Trigger if GBL negated
10
CI_
0
R/W
0 Trigger if CI asserted on peripheral logic bus
1 Trigger if CI negated
9
WT_
0
R/W
0 Trigger if WT asserted on peripheral logic bus
1 Trigger if WT negated
8–7
TC[0:1]
0b00
RW
Trigger match condition for TC[0:1] on peripheral logic bus
6
AACK_
0
R/W
0 Trigger if AACK asserted on peripheral logic bus
1 Trigger if AACK negated
5
ARTRY_
0
R/W
0 Trigger if ARTRY asserted on peripheral logic bus
1 Trigger if ARTRY negated
4
DBG_
0
R/W
0 Trigger if DBG asserted on peripheral logic bus
1 Trigger if DBG negated
3
TA_
0
R/W
0 Trigger if TA asserted on peripheral logic bus
1 Trigger if TA negated
2
TEA_
0
R/W
0 Trigger if TEA asserted on peripheral logic bus
1 Trigger if TEA negated
1
INT_
0
R/W
0 Trigger if INT asserted on peripheral logic bus
1 Trigger if INT negated
0
MCP_
0
R/W
0 Trigger if MCP asserted on peripheral logic bus
1 Trigger if MCP negated
Table 16-3. Watchpoint Control Trigger Register Bit Field Definitions (Continued)
Bits
Name
Reset Value
R/W
Description
A[31:0]
31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
A[31:0]
31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...