vi
MPC8240 Integrated Processor User’s Manual
CONTENTS
Paragraph
Number
Title
Page
Number
IEEE 1149.1 (JTAG)/Test Interface ............................................................. 1-20
Signal Descriptions and Clocking
2.2.1.1
PCI Bus Request (REQ[4:0])—Input ......................................................... 2-8
2.2.1.1.1
PCI Bus Request (REQ[4:0])—Internal Arbiter Enabled ...................... 2-8
2.2.1.1.2
PCI Bus Request (REQ[4:0])—Internal Arbiter Disabled ..................... 2-8
2.2.1.2
PCI Bus Grant (GNT[4:0])—Output .......................................................... 2-8
2.2.1.2.1
PCI Bus Grant (GNT[4:0])—Internal Arbiter Enabled .......................... 2-8
2.2.1.2.2
PCI Bus Grant (GNT[4:0])—Internal Arbiter Disabled......................... 2-9
PCI Address/Data Bus (AD[31:0]) ............................................................. 2-9
Address/Data (AD[31:0])—Output ........................................................ 2-9
Address/Data (AD[31:0])—Input........................................................... 2-9
Parity (PAR)—Output .......................................................................... 2-10
Parity (PAR)—Input............................................................................. 2-10
2.2.1.5
Command/Byte Enable (C/BE[3:0])......................................................... 2-10
2.2.1.5.1
Command/Byte Enable (C/BE[3:0])—Output ..................................... 2-10
2.2.1.5.2
Command/Byte Enable (C/BE[3:0])—Input ........................................ 2-11
2.2.1.6
Device Select (DEVSEL) ......................................................................... 2-11
2.2.1.6.1
Device Select (DEVSEL)—Output ...................................................... 2-11
2.2.1.6.2
Device Select (DEVSEL)—Input......................................................... 2-12
2.2.1.7
Frame (FRAME)....................................................................................... 2-12
2.2.1.7.1
Frame (FRAME)—Output ................................................................... 2-12
2.2.1.7.2
Frame (FRAME)—Input ...................................................................... 2-12
2.2.1.8
Initiator Ready (IRDY) ............................................................................. 2-12
2.2.1.8.1
Initiator Ready (IRDY)—Output.......................................................... 2-12
2.2.1.8.2
Initiator Ready (IRDY)—Input............................................................. 2-13
2.2.1.9
Lock (LOCK)—Input ............................................................................... 2-13
2.2.1.10
Target Ready (TRDY) .............................................................................. 2-13
2.2.1.10.1
Target Ready (TRDY)—Output ........................................................... 2-13
2.2.1.10.2
Target Ready (TRDY)—Input.............................................................. 2-14
2.2.1.11
Parity Error (PERR).................................................................................. 2-14
2.2.1.11.1
Parity Error (PERR)—Output .............................................................. 2-14
2.2.1.11.2
Parity Error (PERR)—Input ................................................................. 2-14
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...