INDEX
Index Index-9
MPC8240
differences with the processor core, 5-34
implementation-specific registers, 5-13, E-20
MMU features, 5-31
peripheral logic block diagram, 1-11
possible applications, 1-5
processor core block diagram, 5-2
processor core differences, 5-34
uses for the MPC8240, 1-5
MSR (machine state register)
MUCR (messaging unit control) register, 9-20
Munging
definition, B-1
munged little endian mode, see also PowerPC lit-
tle-endian (PPC-LE) mode
munged memory image, LE mode, B-7
N
Nap mode
description, 14-9
overview, 1-18
NDAR (next descriptor address) register, 8-23
NMI (nonmaskable interrupt)
O
ODCR (output driver control) register, 4-20
OEA (operating environment architecture)
OFHPR (outbound free_FIFO head pointer)
OFQPR (outbound FIFO queue port) register, 9-12
OFTPR (outbound free_FIFO tail pointer)
OMBAR (outbound memory base address)
OMIMR (outbound message interrupt mask)
OMISR (outbound message interrupt status)
Operands
OPHPR (outbound post_FIFO head pointer)
Optional instructions, D-38
OPTPR (outbound post_FIFO tail pointer)
OSC_IN (system clock input) signal, 2-33
OTWR (outbound translation window) register, 3-17
Overview
MPC8240, 1-1
processor core, 1-7, 5-1
P
PAR (PCI parity) signal, 2-10, 7-31
Parity
SDRAM interface
parity, 6-26
read-modify-write (RMW) parity, 6-26
Parity error capture monitor register, 15-20
Parity error injection mask register, 15-18
PARn (data parity/ECC) signals, 2-20
PBCCR (PCI base class code) register, 4-14
PCI interface
accessing registers, see Registers, 7-24
address bus decoding, 7-11
address map A
direct-access PCI configuration, A-6
overview, 3-1
PCI I/O master view, A-2
address map B
overview, 3-1
PCI I/O master view, 3-3
PCI memory master view in agent mode, 3-3
processor view in host mode, 3-2, 3-8
address translation, 7-34
address/data parity errors, 7-19, 13-9
big-endian mode, four-byte transfer, B-3
burst operation, 7-9
bus arbitration, 1-14, 7-4
bus commands, 7-9
bus error signals, 13-4
bus protocol, 7-8
bus transactions
interrupt-acknowledge transaction, 7-27
read transactions, 7-14
special-cycle transaction, 7-28
timing diagrams, 7-14
transaction termination, 7-17
write transactions, 7-16
byte alignment, 7-13, B-2
byte ordering, 7-2, B-1
C/BE signals, 7-31
cache wrap mode, 7-12
configuration cycles
configuration header, 7-22
direct access method, 7-26
type 0 and 1 accesses, 7-23
configuration space addressing, 7-12
data transfers, 7-9
error detection and reporting, 7-30, 13-4, 13-9
error transactions, 7-30
exclusive access, 7-29
fast back-to-back transactions, 7-21
features list, 1-12
I/O space addressing, 7-12
linear incrementing, 7-12
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...