2-22
MPC8240 Integrated Processor User’s Manual
Detailed Signal Descriptions
Timing Comments
Assertion—SDRAS is valid on the rising edge of the SDRAM clock
when a CSn signal is asserted.
2.2.2.14 SDRAM Column Address Strobe (SDCAS)—Output
The SDRAM column address strobe (SDCAS) signal is an output on the MPC8240.
Following are the state meaning and timing comments for the SDCAS output signal.
State Meaning
Asserted—SDCAS is part of the SDRAM command encoding and is
used for SDRAM column selection during read or write operations.
See Section 6.2, “SDRAM Interface Operation,” for more
information.
Negated—SDCAS is part of SDRAM command encoding used for
SDRAM column selection during read or write operations.
Timing Comments
Assertion—For SDRAM, SDCAS is valid on the rising edge of the
SDRAM clock when a CSn signal is asserted.
2.2.2.15 ROM Bank 0 Select (RCS0)—Output
The ROM bank0 select (RCS0) signal is an output on the MPC8240 (and a reset
configuration input signal). Following are the state meaning and timing comments for the
RCS0 output signal.
State Meaning
Asserted—Selects ROM bank 0 for a read access or Flash bank 0 for
a read or write access.
Negated—Deselects bank 0, indicating no pending memory access
to ROM/Flash.
Timing Comments
Assertion—The MPC8240 asserts RCS0 at the start of a ROM/Flash
access cycle.
Negation—Controlled by the ROMFAL and ROMNAL parameters
of the MCCR1 register.
2.2.2.16 ROM Bank 1 Select (RCS1)—Output
The ROM bank 1 select (RCS1) signal is an output on the MPC8240. Following are the
state meaning and timing comments for the RCS1 output signal.
State Meaning
Asserted—Selects ROM bank 1 for a read access or Flash bank 1 for
a read or write access.
Negated—Deselects bank 1, indicating no pending memory access
to ROM/Flash.
Timing Comments
Assertion—The MPC8240 asserts RCS1 at the start of a ROM/Flash
access cycle.
Negation—Controlled by the ROMFAL and ROMNAL parameters
of the MCCR1 register.
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...