9-10
MPC8240 Integrated Processor User’s Manual
I
2
O Interface
Figure 9-5 shows the bits of the OMISR.
Figure 9-5. Outbound Message Interrupt Status Register (OMISR)
Table 9-9 shows the bit settings for the OMISR.
9.3.4.1.2 Outbound Message Interrupt Mask Register (OMIMR)
The OMIMR contains the interrupt masks of the I
2
O, doorbell register, and message
register events generated by the MPC8240.
Table 9-9. OMISR Field Descriptions—Offset 0x030
Bits
Name
Reset
Value
R/W
Description
31–6
—
All 0s
R
Reserved
5
OPQI
0
R
Outbound post queue interrupt (I
2
O interface)
0 No messages in the outbound queue—To clear this bit, software has to
read all the MFAs in the outbound post_list FIFO.
1 Indicates that a message or messages are posted to the outbound
post_list FIFO through the OFQPR and INTA will be generated (if not
masked). This bit is set independently of the outbound post queue
interrupt mask (OMIMR[OPQIM]) bit.
4
—
0
R
Reserved
3
ODI
0
R
Outbound doorbell interrupt
0 No outbound doorbell interrupt—This bit is automatically cleared when
all bits in the ODBR are cleared.
1 Indicates an outbound doorbell interrupt condition (a bit in ODBR is set).
Set independently of the mask bit in OMIMR.
2
—
0
R
Reserved
1
OM1I
0
Read
Write 1
clears this
bit
Outbound message 1 interrupt
0 No outbound message 1 interrupt
1 Indicates an outbound message 1 interrupt condition (a write occurred to
OMR1). Set independently of the mask bit in OMIMR.
0
OM0I
0
Read
Write 1
clears this
bit
Outbound message 0 interrupt
0 No outbound message 0 interrupt
1 Indicates an outbound message 0 interrupt condition (a write occurred to
OMR0). Set independently of the mask bit in OMIMR.
0 0 0 0_0 0 0 0_0 0 0 0_0 0 0 0_0 0 0 0_0 0 0 0
0
0
31
10
9
8
7
6
5
4
3
2
1
0
Reserved
OPQI
ODI
OM1I
OM0I
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...