9-12
MPC8240 Integrated Processor User’s Manual
I
2
O Interface
Table 9-11 shows the bit settings for the IFQPR.
9.3.4.1.4 Outbound FIFO Queue Port Register (OFQPR)
The OFQPR is used by PCI masters to access outbound messages in local memory.
Figure 9-8 shows the bits of the OFQPR.
Figure 9-8. Outbound FIFO Queue Port Register (OFQPR)
Table 9-12 shows the bit settings for the OFQPR.
9.3.4.2 Processor-Accessible I
2
O Registers
The following sections describe the I
2
O registers accessible by the processor core and some
of the bits that control the generic message and doorbell register interface in these registers.
9.3.4.2.1 Inbound Message Interrupt Status Register (IMISR)
The IMISR contains the interrupt status of the I
2
O, doorbell register and message register
events. These events are routed to the processor core from the MU with the internal int or
mcp signals as described in Table 9-13. See Chapter 11, “Embedded Programmable
Interrupt Controller (EPIC) Unit,” for more information about the assertion of int and
Chapter 13, “Error Handling,” for more information about the enabling of machine check
exceptions to the processor core.
Writing a 1 to a set bit in IMISR clears the bit (except for read-only bits). The processor
core interrupt handling software must service these interrupts and clear these interrupt bits.
Software attempting to determine the source of the interrupts should always perform a
logical AND between the IMISR bits and their corresponding mask bits in the IMIMR. In
the case of doorbell machine check or interrupt conditions, the corresponding read-only bits
in IMISR (DMC and IDI) are cleared by writing a 0b1 to the corresponding machine check
and interrupt bits in IDBR (causing them to be cleared).
Table 9-11. IFQPR Field Descriptions—Offset 0x040
Bits
Name
Reset
Value
R/W
Description
31–0
IFQP
All 0s
R/W
Inbound FIFO queue port. Reading this register returns the MFA from the
inbound free_list FIFO. Writing to this register posts the MFA to the inbound
post_list FIFO.
Table 9-12. OFQPR Field Descriptions—Offset 0x044
Bits
Name
Reset
Value
R/W
Description
31–0
OFQP
All 0s
R/W
Outbound FIFO queue port. Reading this register returns the MFA from the
outbound post_list FIFO. Writing to this register posts the MFA to the outbound
free_list FIFO.
OFQP
31
0
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...