Registers
http://www.motorola.com/computer/literature
2-81
2
XBTOI
PPC Address Bus Time-out Interrupt Enable. When this
bit is set, the XBTO bit in the MERST register will be
used to assert an interrupt through the MPIC interrupt
controller. When this bit is clear, no interrupt will be
asserted.
XDPEI
PPC Data Parity Error Interrupt Enable. When this bit is
set, the XDPE bit in the ESTAT register will be used to
assert an interrupt through the MPIC. When this bit is
clear, no interrupt will be asserted.
PPERI
PCI Parity Error Interrupt Enable. When this bit is set, the
PPER bit in the ESTAT register will be used to assert an
interrupt through the MPIC interrupt controller. When this
bit is clear, no interrupt will be asserted.
PSERI
PCI System Error Interrupt Enable. When this bit is set,
the PSER bit in the ESTAT register will be used to assert
an interrupt through the MPIC interrupt controller. When
this bit is clear, no interrupt will be asserted.
PSMAI
PCI Master Signalled Master Abort Interrupt Enable.
When this bit is set, the PSMA bit in the ESTAT register
will be used to assert an interrupt through the MPIC
interrupt controller. When this bit is clear, no interrupt will
be asserted.
PRTAI
PCI Master Received Target Abort Interrupt Enable.
When this bit is set, the PRTA bit in the ESTAT register
will be used to assert an interrupt through the MPIC
interrupt controller. When this bit is clear, no interrupt will
be asserted.
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...