3-28
Computer Group Literature Center Web Site
System Memory Controller (SMC)
3
Figure 3-7. Programming Sequence for I
2
C Current Address Read
READ I
2
C STATUS REG
CMPLT=1?
N
Y
LOAD “DUMMY DATA” TO
I
2
C TRANSMITTER DATA REG
READ I
2
C STATUS REG
CMPLT=DATIN=1?
N
Y
LOAD “$09” (START CONDITION) TO
I
2
C CONTROL REG
LOAD “DEVICE ADDR+RD BIT” TO
I
2
C TRANSMITTER DATA REG
READ I
2
C STATUS REG
CMPLT=ACKIN=1?
N
Y
LOAD “$05” (STOP CONDITION) TO
I
2
C CONTROL REG
LOAD “DUMMY DATA” TO
I
2
C TRANSMITTER DATA REG
READ I
2
C STATUS REG
CMPLT=1?
N
Y
END
BEGIN
START
M
S
B
SDA
DEVICE ADDR
R
D
A
C
K
DATA of (last ADDR+1)
N
O
A
C
K
STOP
ACK and DATA from Slave Device
*
*
(*)
:
Stop condition should be generated to abort the transfer after a software wait loop (~1ms) has been expired
READ I
2
C RECEIVER DATA REG
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...