IN-1
Index
Numerics
SMC
8259 Interrupts
A
A0-A31
AACK
as used with PPC Slave
access timing (ROM)
address
Address Parity Error Address Register
Address Parity Error Log Register
SMC
data stepping
decoders PPC to PCI
limits on PHB map decoding
mapping PPC
modification for little endian transfers
offsets, as part of map decoders
parity PPC60x
pipelining
addressing
mode for PCI Master
to PCI Slave
addressing mode
PCI Slave limits
arbiter
as controlled by the XARB register
Hawk’s internal
PPC
,
arbitration
from PCI Master
latency
parking
architectural overview
ARTRY_
B
big to little endian data swap
bit descriptions
bit ordering convention
block diagram
Hawk SMC
Hawk used with SDRAM
block diagrams
Hawk with SDRAMs
Board Last Reset Register
bridge
PowerPC to PCI Local Bus Bridge
burst write bandwidth
Bus Clock Frequency
bus cycle types
Bus Hog
PPC master device
bus interface (60x)
to SMC
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...