2-1
2
2
Hawk PCI Host Bridge & Multi-
Processor Interrupt Controller
Introduction
Overview
This chapter describes the architecture and usage of the PowerPC to PCI
Host Bridge (PHB) and the Multi-Processor Interrupt Controller (MPIC)
portion of the Hawk ASIC. The Hawk is intended to provide PowerPC 60x
(PPC60x bus) compliant devices access to devices residing on the PCI
Local Bus. In the remainder of this chapter, the PPC60x bus is referred to
as the PPC bus and the PCI Local Bus as PCI. PCI is a high performance
32-bit or 64-bit burst mode, synchronous bus capable of transfer rates of
132MB/sec in 32-bit mode or 264MB/sec in 64-bit mode using a 33 MHz
clock.
Features
❏
PPC Bus Interface
– Direct interface to MPC750 or MPC7400 processor.
– 64-bit data bus, 32-bit address bus.
– Four independent software programmable slave map decoders.
– Multi-level write post FIFO for writes to PCI.
– Support for PPC bus clock speeds up to 100 MHz.
– Selectable big or little endian operation.
– 3.3 V signal levels
❏
PCI Interface
– Fully PCI Rev. 2.1 compliant.
– 32-bit addressing, 32 or 64-bit data bus.
– Support for accesses to all three PCI address spaces.
– Multiple-level write posting buffers for writes to the PPC bus.
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...