31
www.national.com
4.0 Register Set
(Continued)
DP83816
4.1.2 Configuration Command and Status Register
The CFGCS register has two parts. The upper 16-bits (31-16) are devoted to device status. A status bit is reset whenever
the register is written, and the corresponding bit location is a 1.
The lower 16-bits (15-0) are devoted to command and are
used to configure and control the device.
Tag:
CFGCS
Size:
32 bits
Hard Reset:
02900000h
Offset:
04h
Access:
Read Write
Soft Reset:
Unchanged
Bit
Bit Name
Description
31
DPERR
Detected Parity Error
Refer to the description in the PCI V2.2 specification.
30
SSERR
Signaled SERR
Refer to the description in the PCI V2.2 specification.
29
RMABT
Received Master Abort
Refer to the description in the PCI V2.2 specification.
28
RTABT
Received Target Abort
Refer to the description in the PCI V2.2 specification.
27
STABT
Sent Target Abort
Refer to the description in the PCI V2.2 specification.
26-25
DSTIM
DEVSELN Timing
This field will always be set to 01 indicating that DP83816 supports “medium” DEVSELN timing.
24
DPD
Data Parity Detected
Refer to the description in the PCI V2.2 specification.
23
FBB
Fast Back-to-Back Capable
DP83816 will set this bit to 1.
22-21
unused
(reads return 0)
20
NCPEN
New Capabilities Enable
When set, this bit indicates that the Capabilities Pointer contains a valid value and new capabilities such
as power management are supported. When clear, new capabilities (CAPPTR, PMCAP, PMCS) are
disabled. This bit is loaded from a strap option, MD0 pin 132. A subsequent load of the configuration data
from the EEPROM will overwrite any pre-existing value.
19-16
Unused
(reads return 0)
15-10
Unused
(reads return 0)
9
FBBEN
Fast Back-to-Back Enable
Set to 1 by the PCI BIOS to enable the DP83816 to do Fast Back-to-Back transfers (FBB transfers as a
master is not implemented in the current revision).
8
SERREN
SERRN Enable
When SERREN and PERRSP are set, DP83816 will generate SERRN during target cycles when an
address parity error is detected from the system. Also, when SERREN and PERRSP are set and
CFG:PESEL is reset, master cycles detecting data parity errors will generate SERRN.
7
Unused
(reads return 0)
Summary of Contents for DP83816AVNG
Page 106: ...105 www national com DP83816 Notes...