Nations Technologies Inc.
Tel
:
+86-755-86309900
:
info@nationstech.com
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
33
/
631
Figure 3-1 Power supply block diagram
Power supply supervisor
Power on reset (POR) and brown out reset (BOR)
Power-on reset (POR) and brown-out reset (BOR) circuits are integrated inside the chip. BOR is active in all power
modes and cannot be disabled. Five BOR thresholds can be selected via the option byte.
During power-on, the BOR will hold the chip in reset until the supply voltage (V
DD
) reaches the specified threshold.
When V
DD
falls below the selected threshold, the chip will be reset. For more information on switching power supply
reset thresholds, see the Electrical Characteristics section of the relevant data sheet.
VDD
TS
VSSA
HSE,HSI,PLL
OSC300M
DAC, ADC, COMP, OPA
IO rings (except
PC13/14/15/NRST
USB PHY
TRNG
Core
Flash
Digital peripherals
MR/LPR
WKUP
BG/IBIAS/BOR_PVD
MSI/LSI/LSE
VDDD
LPUART
LPTIM
SRAM1(24KB)
COMP digital circuit
PWR
RTC
IWDG
SRAM2(8KB)
VSS
Afe_main
Afe_lp
VDDDLP_RET
Main Domain
LP domain
Retention Domain
PC13/14/15/NRST
VDDDLP
VDDA