24
User’s Manual U12697EJ3V0UM
17-5
3-Wire Serial I/O Mode Timing ..........................................................................................................
292
18-1
Serial Bus Configuration Example in I
2
C Bus Mode .........................................................................
294
18-2
Block Diagram of Clocked Serial Interface (I
2
C Bus Mode) ..............................................................
295
18-3
Format of I
2
C Bus Control Register 0 (IICC0) ...................................................................................
298
18-4
Format of I
2
C Bus Status Register 0 (IICS0) ....................................................................................
302
18-5
Format of Prescaler Mode Register 0 for Serial Clock (SPRM0) ......................................................
305
18-6
Pin Configuration ..............................................................................................................................
308
18-7
Serial Data Transfer Timing of I
2
C Bus .............................................................................................
309
18-8
Start Condition ..................................................................................................................................
309
18-9
Address .............................................................................................................................................
310
18-10
Transfer Direction Specification ........................................................................................................
310
18-11
Acknowledge Signal .........................................................................................................................
311
18-12
Stop Condition ..................................................................................................................................
312
18-13
Wait Signal ........................................................................................................................................
313
18-14
Example of Arbitration Timing ...........................................................................................................
336
18-15
Timing of Communication Reservation .............................................................................................
339
18-16
Communication Reservation Acceptance Timing .............................................................................
339
18-17
Communication Reservation Procedure ...........................................................................................
340
18-18
Master Operating Procedure ............................................................................................................
342
18-19
Slave Operating Procedure ..............................................................................................................
343
18-20
Master
→
Slave Communication Example (When Master and Slave Select 9 Clock Waits) ............
345
18-21
Slave
→
Master Communication Example (When Master and Slave Select 9 Clock Waits) ............
348
19-1
Remote Control Output Application Example ...................................................................................
351
19-2
Block Diagram of Clock Output Function ..........................................................................................
352
19-3
Format of Clock Output Control Register (CKS) ...............................................................................
353
19-4
Format of Port 2 Mode Register 2 (PM2) ..........................................................................................
354
20-1
Block Diagram of Buzzer Output Function ........................................................................................
355
20-2
Format of Clock Output Control Register (CKS) ...............................................................................
356
20-3
Format of Port 2 Mode Register (PM2) .............................................................................................
357
21-1
Format of External Interrupt Rising Edge Enable Register 0 (EGP0) and External
Interrupt Falling Edge Enable Register 0 (EGN0) .............................................................................
358
21-2
Block Diagram of P00 to P05 Pins ....................................................................................................
359
22-1
Interrupt Control Register (
××
ICn) .....................................................................................................
368
22-2
Format of Interrupt Mask Registers (MK0, MK1) ..............................................................................
372
22-3
Format of In-Service Priority Register (ISPR) ...................................................................................
373
22-4
Format of Interrupt Mode Control Register (IMC) .............................................................................
374
22-5
Format of Watchdog Timer Mode Register (WDM) ...........................................................................
375
22-6
Format of Interrupt Selection Control Register (SNMI) .....................................................................
376
LIST OF FIGURES (5/8)
Figure No.
Title
Page